DAG: Handle odd vector sizes in calling conv splitting
authorMatt Arsenault <Matthew.Arsenault@amd.com>
Mon, 10 Sep 2018 11:49:23 +0000 (11:49 +0000)
committerMatt Arsenault <Matthew.Arsenault@amd.com>
Mon, 10 Sep 2018 11:49:23 +0000 (11:49 +0000)
commit57b5966dad858f30fd3bbdf42ba560ef9382f0c2
tree6f5385281a1576628bdfbf20d7f08daf9e40157d
parent38a889c1853c1831a1b3eef07122415645582fac
DAG: Handle odd vector sizes in calling conv splitting

This already worked if only one register piece was used,
but didn't if a type was split into multiple, unequal
sized pieces.

Fixes not splitting 3i16/v3f16 into two registers for
AMDGPU.

This will also allow fixing the ABI for 16-bit vectors
in a future commit so that it's the same for all subtargets.

llvm-svn: 341801
llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp
llvm/lib/Target/AMDGPU/SIISelLowering.cpp
llvm/test/CodeGen/AMDGPU/call-argument-types.ll
llvm/test/CodeGen/AMDGPU/fcanonicalize.f16.ll
llvm/test/CodeGen/AMDGPU/fmax_legacy.f16.ll
llvm/test/CodeGen/AMDGPU/fmin_legacy.f16.ll
llvm/test/CodeGen/AMDGPU/function-args.ll
llvm/test/CodeGen/AMDGPU/function-returns.ll
llvm/test/CodeGen/AMDGPU/mad-mix-lo.ll