arm64: ensure completion of TLB invalidatation
authorMark Rutland <mark.rutland@arm.com>
Mon, 2 Dec 2013 16:11:00 +0000 (16:11 +0000)
committerCatalin Marinas <catalin.marinas@arm.com>
Fri, 6 Dec 2013 17:21:49 +0000 (17:21 +0000)
commit3cea71bc6b470372ae407881b87128aadf0afec0
tree1a86fe9baff107a795717772ab25c3371656d3cf
parentdc1ccc48159d63eca5089e507c82c7d22ef60839
arm64: ensure completion of TLB invalidatation

Currently there is no dsb between the tlbi in __cpu_setup and the write
to SCTLR_EL1 which enables the MMU in __turn_mmu_on. This means that the
TLB invalidation is not guaranteed to have completed at the point
address translation is enabled, leading to a number of possible issues
including incorrect translations and TLB conflict faults.

This patch moves the tlbi in __cpu_setup above an existing dsb used to
synchronise I-cache invalidation, ensuring that the TLBs have been
invalidated at the point the MMU is enabled.

Signed-off-by: Mark Rutland <mark.rutland@arm.com>
Cc: Catalin Marinas <catalin.marinas@arm.com>
Cc: Will Deacon <will.deacon@arm.com>
Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
arch/arm64/mm/proc.S