clk: at91: Fix division by zero in PLL recalc_rate()
authorRonald Wahl <rwahl@gmx.de>
Wed, 10 Oct 2018 13:54:54 +0000 (15:54 +0200)
committerStephen Boyd <sboyd@kernel.org>
Tue, 16 Oct 2018 21:49:39 +0000 (14:49 -0700)
commit0f5cb0e6225cae2f029944cb8c74617aab6ddd49
tree9f728cd6f6bb0aa004c3560327beb7dc33f6ac61
parent5b394b2ddf0347bef56e50c69a58773c94343ff3
clk: at91: Fix division by zero in PLL recalc_rate()

Commit a982e45dc150 ("clk: at91: PLL recalc_rate() now using cached MUL
and DIV values") removed a check that prevents a division by zero. This
now causes a stacktrace when booting the kernel on a at91 platform if
the PLL DIV register contains zero. This commit reintroduces this check.

Fixes: a982e45dc150 ("clk: at91: PLL recalc_rate() now using cached...")
Cc: <stable@vger.kernel.org>
Signed-off-by: Ronald Wahl <rwahl@gmx.de>
Acked-by: Ludovic Desroches <ludovic.desroches@microchip.com>
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
drivers/clk/at91/clk-pll.c