EDAC, amd64_edac: Shift wrapping issue in f1x_get_norm_dct_addr()
authorDan Carpenter <dan.carpenter@oracle.com>
Wed, 20 Jan 2016 09:54:51 +0000 (12:54 +0300)
committerSasha Levin <sasha.levin@oracle.com>
Mon, 18 Apr 2016 12:50:32 +0000 (08:50 -0400)
commit05d13aa39e8c81ad8c4af8dcc3c29129f5634b8a
treeaeb1138c23135b6468bcfccc0ea389c6ef8234b6
parent2cc58a1e06ea8b6c9aa6d25ec74d8d1671e500eb
EDAC, amd64_edac: Shift wrapping issue in f1x_get_norm_dct_addr()

[ Upstream commit 6f3508f61c814ee852c199988a62bd954c50dfc1 ]

dct_sel_base_off is declared as a u64 but we're only using the lower 32
bits because of a shift wrapping bug. This can possibly truncate the
upper 16 bits of DctSelBaseOffset[47:26], causing us to misdecode the CS
row.

Fixes: c8e518d5673d ('amd64_edac: Sanitize f10_get_base_addr_offset')
Signed-off-by: Dan Carpenter <dan.carpenter@oracle.com>
Cc: Aravind Gopalakrishnan <Aravind.Gopalakrishnan@amd.com>
Cc: linux-edac <linux-edac@vger.kernel.org>
Cc: <stable@vger.kernel.org>
Link: http://lkml.kernel.org/r/20160120095451.GB19898@mwanda
Signed-off-by: Borislav Petkov <bp@suse.de>
Signed-off-by: Sasha Levin <sasha.levin@oracle.com>
drivers/edac/amd64_edac.c