clk: sunxi-ng: h6: Fix clock divider range on some clocks
authorAndre Przywara <andre.przywara@arm.com>
Mon, 18 Jan 2021 00:09:12 +0000 (00:09 +0000)
committerMaxime Ripard <maxime@cerno.tech>
Wed, 20 Jan 2021 09:59:30 +0000 (10:59 +0100)
commit04ef679591c76571a9e7d5ca48316cc86fa0ef12
tree6a1cc91747e4109085b33e40ce94d88ad842e63b
parenteec9d9b7b09a9f14654341899195fb687c18eff7
clk: sunxi-ng: h6: Fix clock divider range on some clocks

While comparing clocks between the H6 and H616, some of the M factor
ranges were found to be wrong: the manual says they are only covering
two bits [1:0], but our code had "5" in the number-of-bits field.

By writing 0xff into that register in U-Boot and via FEL, it could be
confirmed that bits [4:2] are indeed masked off, so the manual is right.

Change to number of bits in the affected clock's description.

Fixes: 524353ea480b ("clk: sunxi-ng: add support for the Allwinner H6 CCU")
Signed-off-by: Andre Przywara <andre.przywara@arm.com>
Reviewed-by: Jernej Skrabec <jernej.skrabec@siol.net>
Signed-off-by: Maxime Ripard <maxime@cerno.tech>
Link: https://lore.kernel.org/r/20210118000912.28116-1-andre.przywara@arm.com
drivers/clk/sunxi-ng/ccu-sun50i-h6.c