ARM: dts: uniphier: resync DT with Linux 5.9-rc1
[platform/kernel/u-boot.git] / arch / arm / dts / uniphier-pro5.dtsi
index 8fc8433..19848e3 100644 (file)
                        };
                };
 
-               usb0: usb@65b00000 {
-                       compatible = "socionext,uniphier-pro5-dwc3";
+               usb0: usb@65a00000 {
+                       compatible = "socionext,uniphier-dwc3", "snps,dwc3";
                        status = "disabled";
-                       reg = <0x65b00000 0x1000>;
-                       #address-cells = <1>;
-                       #size-cells = <1>;
-                       ranges;
+                       reg = <0x65a00000 0xcd00>;
+                       interrupt-names = "host";
+                       interrupts = <0 134 4>;
                        pinctrl-names = "default";
                        pinctrl-0 = <&pinctrl_usb0>;
-                       dwc3@65a00000 {
-                               compatible = "snps,dwc3";
-                               reg = <0x65a00000 0x10000>;
-                               interrupts = <0 134 4>;
-                               dr_mode = "host";
-                               tx-fifo-resize;
-                       };
+                       clock-names = "ref", "bus_early", "suspend";
+                       clocks = <&sys_clk 12>, <&sys_clk 12>, <&sys_clk 12>;
+                       resets = <&usb0_rst 15>;
+                       phys = <&usb0_hsphy0>, <&usb0_ssphy0>;
+                       dr_mode = "host";
                };
 
-               usb1: usb@65d00000 {
-                       compatible = "socionext,uniphier-pro5-dwc3";
-                       status = "disabled";
-                       reg = <0x65d00000 0x1000>;
+               usb-glue@65b00000 {
+                       compatible = "socionext,uniphier-pro5-dwc3-glue",
+                                    "simple-mfd";
                        #address-cells = <1>;
                        #size-cells = <1>;
-                       ranges;
+                       ranges = <0 0x65b00000 0x400>;
+
+                       usb0_rst: reset@0 {
+                               compatible = "socionext,uniphier-pro5-usb3-reset";
+                               reg = <0x0 0x4>;
+                               #reset-cells = <1>;
+                               clock-names = "gio", "link";
+                               clocks = <&sys_clk 12>, <&sys_clk 14>;
+                               reset-names = "gio", "link";
+                               resets = <&sys_rst 12>, <&sys_rst 14>;
+                       };
+
+                       usb0_vbus0: regulator@100 {
+                               compatible = "socionext,uniphier-pro5-usb3-regulator";
+                               reg = <0x100 0x10>;
+                               clock-names = "gio", "link";
+                               clocks = <&sys_clk 12>, <&sys_clk 14>;
+                               reset-names = "gio", "link";
+                               resets = <&sys_rst 12>, <&sys_rst 14>;
+                       };
+
+                       usb0_hsphy0: hs-phy@280 {
+                               compatible = "socionext,uniphier-pro5-usb3-hsphy";
+                               reg = <0x280 0x10>;
+                               #phy-cells = <0>;
+                               clock-names = "gio", "link";
+                               clocks = <&sys_clk 12>, <&sys_clk 14>;
+                               reset-names = "gio", "link";
+                               resets = <&sys_rst 12>, <&sys_rst 14>;
+                               vbus-supply = <&usb0_vbus0>;
+                       };
+
+                       usb0_ssphy0: ss-phy@380 {
+                               compatible = "socionext,uniphier-pro5-usb3-ssphy";
+                               reg = <0x380 0x10>;
+                               #phy-cells = <0>;
+                               clock-names = "gio", "link";
+                               clocks = <&sys_clk 12>, <&sys_clk 14>;
+                               reset-names = "gio", "link";
+                               resets = <&sys_rst 12>, <&sys_rst 14>;
+                               vbus-supply = <&usb0_vbus0>;
+                       };
+               };
+
+               usb1: usb@65c00000 {
+                       compatible = "socionext,uniphier-dwc3", "snps,dwc3";
+                       status = "disabled";
+                       reg = <0x65c00000 0xcd00>;
+                       interrupt-names = "host";
+                       interrupts = <0 137 4>;
                        pinctrl-names = "default";
                        pinctrl-0 = <&pinctrl_usb1>, <&pinctrl_usb2>;
-                       dwc3@65c00000 {
-                               compatible = "snps,dwc3";
-                               reg = <0x65c00000 0x10000>;
-                               interrupts = <0 137 4>;
-                               dr_mode = "host";
-                               tx-fifo-resize;
+                       clock-names = "ref", "bus_early", "suspend";
+                       clocks = <&sys_clk 12>, <&sys_clk 12>, <&sys_clk 12>;
+                       resets = <&usb1_rst 15>;
+                       phys = <&usb1_hsphy0>, <&usb1_hsphy1>, <&usb1_ssphy0>;
+                       dr_mode = "host";
+               };
+
+               usb-glue@65d00000 {
+                       compatible = "socionext,uniphier-pro5-dwc3-glue",
+                                    "simple-mfd";
+                       #address-cells = <1>;
+                       #size-cells = <1>;
+                       ranges = <0 0x65d00000 0x400>;
+
+                       usb1_rst: reset@0 {
+                               compatible = "socionext,uniphier-pro5-usb3-reset";
+                               reg = <0x0 0x4>;
+                               #reset-cells = <1>;
+                               clock-names = "gio", "link";
+                               clocks = <&sys_clk 12>, <&sys_clk 15>;
+                               reset-names = "gio", "link";
+                               resets = <&sys_rst 12>, <&sys_rst 15>;
                        };
+
+                       usb1_vbus0: regulator@100 {
+                               compatible = "socionext,uniphier-pro5-usb3-regulator";
+                               reg = <0x100 0x10>;
+                               clock-names = "gio", "link";
+                               clocks = <&sys_clk 12>, <&sys_clk 15>;
+                               reset-names = "gio", "link";
+                               resets = <&sys_rst 12>, <&sys_rst 15>;
+                       };
+
+                       usb1_vbus1: regulator@110 {
+                               compatible = "socionext,uniphier-pro5-usb3-regulator";
+                               reg = <0x110 0x10>;
+                               clock-names = "gio", "link";
+                               clocks = <&sys_clk 12>, <&sys_clk 15>;
+                               reset-names = "gio", "link";
+                               resets = <&sys_rst 12>, <&sys_rst 15>;
+                       };
+
+                       usb1_hsphy0: hs-phy@280 {
+                               compatible = "socionext,uniphier-pro5-usb3-hsphy";
+                               reg = <0x280 0x10>;
+                               #phy-cells = <0>;
+                               clock-names = "gio", "link";
+                               clocks = <&sys_clk 12>, <&sys_clk 15>;
+                               reset-names = "gio", "link";
+                               resets = <&sys_rst 12>, <&sys_rst 15>;
+                               vbus-supply = <&usb1_vbus0>;
+                       };
+
+                       usb1_hsphy1: hs-phy@290 {
+                               compatible = "socionext,uniphier-pro5-usb3-hsphy";
+                               reg = <0x290 0x10>;
+                               #phy-cells = <0>;
+                               clock-names = "gio", "link";
+                               clocks = <&sys_clk 12>, <&sys_clk 15>;
+                               reset-names = "gio", "link";
+                               resets = <&sys_rst 12>, <&sys_rst 15>;
+                               vbus-supply = <&usb1_vbus1>;
+                       };
+
+                       usb1_ssphy0: ss-phy@380 {
+                               compatible = "socionext,uniphier-pro5-usb3-ssphy";
+                               reg = <0x380 0x10>;
+                               #phy-cells = <0>;
+                               clock-names = "gio", "link";
+                               clocks = <&sys_clk 12>, <&sys_clk 15>;
+                               reset-names = "gio", "link";
+                               resets = <&sys_rst 12>, <&sys_rst 15>;
+                               vbus-supply = <&usb1_vbus0>;
+                       };
+               };
+
+               pcie_ep: pcie-ep@66000000 {
+                       compatible = "socionext,uniphier-pro5-pcie-ep",
+                                    "snps,dw-pcie-ep";
+                       status = "disabled";
+                       reg-names = "dbi", "dbi2", "link", "addr_space";
+                       reg = <0x66000000 0x1000>, <0x66001000 0x1000>,
+                             <0x66010000 0x10000>, <0x67000000 0x400000>;
+                       pinctrl-names = "default";
+                       pinctrl-0 = <&pinctrl_pcie>;
+                       clock-names = "gio", "link";
+                       clocks = <&sys_clk 12>, <&sys_clk 24>;
+                       reset-names = "gio", "link";
+                       resets = <&sys_rst 12>, <&sys_rst 24>;
+                       num-ib-windows = <16>;
+                       num-ob-windows = <16>;
+                       num-lanes = <4>;
+                       phy-names = "pcie-phy";
+                       phys = <&pcie_phy>;
+               };
+
+               pcie_phy: phy@66038000 {
+                       compatible = "socionext,uniphier-pro5-pcie-phy";
+                       reg = <0x66038000 0x4000>;
+                       #phy-cells = <0>;
+                       clock-names = "gio", "link";
+                       clocks = <&sys_clk 12>, <&sys_clk 24>;
+                       reset-names = "gio", "link";
+                       resets = <&sys_rst 12>, <&sys_rst 24>;
                };
 
                nand: nand-controller@68000000 {