tests: use igt_assert/igt_require more
[platform/upstream/intel-gpu-tools.git] / tests / gem_pipe_control_store_loop.c
1 /*
2  * Copyright © 2011 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  * Authors:
24  *    Daniel Vetter <daniel.vetter@ffwll.ch> (based on gem_storedw_*.c)
25  *
26  */
27
28 /*
29  * Testcase: (TLB-)Coherency of pipe_control QW writes
30  *
31  * Writes a counter-value into an always newly allocated target bo (by disabling
32  * buffer reuse). Decently trashes on tlb inconsistencies, too.
33  */
34 #include <stdlib.h>
35 #include <stdio.h>
36 #include <string.h>
37 #include <fcntl.h>
38 #include <inttypes.h>
39 #include <errno.h>
40 #include <sys/stat.h>
41 #include <sys/time.h>
42 #include "drm.h"
43 #include "i915_drm.h"
44 #include "drmtest.h"
45 #include "intel_bufmgr.h"
46 #include "intel_batchbuffer.h"
47 #include "intel_gpu_tools.h"
48
49 static drm_intel_bufmgr *bufmgr;
50 struct intel_batchbuffer *batch;
51 uint32_t devid;
52
53 #define GFX_OP_PIPE_CONTROL     ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
54 #define   PIPE_CONTROL_WRITE_IMMEDIATE  (1<<14)
55 #define   PIPE_CONTROL_WRITE_TIMESTAMP  (3<<14)
56 #define   PIPE_CONTROL_DEPTH_STALL (1<<13)
57 #define   PIPE_CONTROL_WC_FLUSH (1<<12)
58 #define   PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
59 #define   PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
60 #define   PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
61 #define   PIPE_CONTROL_CS_STALL (1<<20)
62 #define   PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
63
64 /* Like the store dword test, but we create new command buffers each time */
65 static void
66 store_pipe_control_loop(bool preuse_buffer)
67 {
68         int i, val = 0;
69         uint32_t *buf;
70         drm_intel_bo *target_bo;
71
72         for (i = 0; i < SLOW_QUICK(0x10000, 4); i++) {
73                 /* we want to check tlb consistency of the pipe_control target,
74                  * so get a new buffer every time around */
75                 target_bo = drm_intel_bo_alloc(bufmgr, "target bo", 4096, 4096);
76                 igt_assert(target_bo);
77
78                 if (preuse_buffer) {
79                         BEGIN_BATCH(6);
80                         OUT_BATCH(XY_COLOR_BLT_CMD | COLOR_BLT_WRITE_ALPHA | XY_COLOR_BLT_WRITE_RGB);
81                         OUT_BATCH((3 << 24) | (0xf0 << 16) | 64);
82                         OUT_BATCH(0);
83                         OUT_BATCH(1 << 16 | 1);
84
85                         /*
86                          * IMPORTANT: We need to preuse the buffer in a
87                          * different domain than what the pipe control write
88                          * (and kernel wa) uses!
89                          */
90                         OUT_RELOC(target_bo,
91                              I915_GEM_DOMAIN_RENDER, I915_GEM_DOMAIN_RENDER,
92                              0);
93                         OUT_BATCH(0xdeadbeef);
94                         ADVANCE_BATCH();
95
96                         intel_batchbuffer_flush(batch);
97                         igt_assert(target_bo->offset != 0);
98                 } else
99                         igt_assert(target_bo->offset == 0);
100
101                 /* gem_storedw_batches_loop.c is a bit overenthusiastic with
102                  * creating new batchbuffers - with buffer reuse disabled, the
103                  * support code will do that for us. */
104                 if (intel_gen(devid) >= 6) {
105                         /* work-around hw issue, see intel_emit_post_sync_nonzero_flush
106                          * in mesa sources. */
107                         BEGIN_BATCH(4);
108                         OUT_BATCH(GFX_OP_PIPE_CONTROL);
109                         OUT_BATCH(PIPE_CONTROL_CS_STALL |
110                              PIPE_CONTROL_STALL_AT_SCOREBOARD);
111                         OUT_BATCH(0); /* address */
112                         OUT_BATCH(0); /* write data */
113                         ADVANCE_BATCH();
114
115                         BEGIN_BATCH(4);
116                         OUT_BATCH(GFX_OP_PIPE_CONTROL);
117                         OUT_BATCH(PIPE_CONTROL_WRITE_IMMEDIATE);
118                         OUT_RELOC(target_bo,
119                              I915_GEM_DOMAIN_INSTRUCTION, I915_GEM_DOMAIN_INSTRUCTION, 
120                              PIPE_CONTROL_GLOBAL_GTT);
121                         OUT_BATCH(val); /* write data */
122                         ADVANCE_BATCH();
123                 } else if (intel_gen(devid) >= 4) {
124                         BEGIN_BATCH(4);
125                         OUT_BATCH(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_WC_FLUSH |
126                                         PIPE_CONTROL_TC_FLUSH |
127                                         PIPE_CONTROL_WRITE_IMMEDIATE | 2);
128                         OUT_RELOC(target_bo,
129                                 I915_GEM_DOMAIN_INSTRUCTION, I915_GEM_DOMAIN_INSTRUCTION,
130                                 PIPE_CONTROL_GLOBAL_GTT);
131                         OUT_BATCH(val);
132                         OUT_BATCH(0xdeadbeef);
133                         ADVANCE_BATCH();
134                 }
135
136                 intel_batchbuffer_flush_on_ring(batch, 0);
137
138                 drm_intel_bo_map(target_bo, 1);
139
140                 buf = target_bo->virtual;
141                 igt_assert(buf[0] == val);
142
143                 drm_intel_bo_unmap(target_bo);
144                 /* Make doublesure that this buffer won't get reused. */
145                 drm_intel_bo_disable_reuse(target_bo);
146                 drm_intel_bo_unreference(target_bo);
147
148                 val++;
149         }
150 }
151
152 int fd;
153
154 int main(int argc, char **argv)
155 {
156         igt_subtest_init(argc, argv);
157
158         igt_fixture {
159                 fd = drm_open_any();
160                 devid = intel_get_drm_devid(fd);
161
162                 bufmgr = drm_intel_bufmgr_gem_init(fd, 4096);
163                 igt_assert(bufmgr);
164
165                 igt_skip_on(IS_GEN2(devid) || IS_GEN3(devid));
166                 igt_skip_on(devid == PCI_CHIP_I965_G); /* has totally broken pipe control */
167
168                 /* IMPORTANT: No call to
169                  * drm_intel_bufmgr_gem_enable_reuse(bufmgr);
170                  * here because we wan't to have fresh buffers (to trash the tlb)
171                  * every time! */
172
173                 batch = intel_batchbuffer_alloc(bufmgr, devid);
174                 igt_assert(batch);
175         }
176
177         igt_subtest("fresh-buffer")
178                 store_pipe_control_loop(false);
179
180         igt_subtest("reused-buffer")
181                 store_pipe_control_loop(true);
182
183         igt_fixture {
184                 intel_batchbuffer_free(batch);
185                 drm_intel_bufmgr_destroy(bufmgr);
186
187                 close(fd);
188         }
189
190         igt_exit();
191 }