tests: s/assert/igt_assert
[platform/upstream/intel-gpu-tools.git] / tests / gem_pipe_control_store_loop.c
1 /*
2  * Copyright © 2011 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  * Authors:
24  *    Daniel Vetter <daniel.vetter@ffwll.ch> (based on gem_storedw_*.c)
25  *
26  */
27
28 /*
29  * Testcase: (TLB-)Coherency of pipe_control QW writes
30  *
31  * Writes a counter-value into an always newly allocated target bo (by disabling
32  * buffer reuse). Decently trashes on tlb inconsistencies, too.
33  */
34 #include <stdlib.h>
35 #include <stdio.h>
36 #include <string.h>
37 #include <fcntl.h>
38 #include <inttypes.h>
39 #include <errno.h>
40 #include <sys/stat.h>
41 #include <sys/time.h>
42 #include "drm.h"
43 #include "i915_drm.h"
44 #include "drmtest.h"
45 #include "intel_bufmgr.h"
46 #include "intel_batchbuffer.h"
47 #include "intel_gpu_tools.h"
48
49 static drm_intel_bufmgr *bufmgr;
50 struct intel_batchbuffer *batch;
51 uint32_t devid;
52
53 #define GFX_OP_PIPE_CONTROL     ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
54 #define   PIPE_CONTROL_WRITE_IMMEDIATE  (1<<14)
55 #define   PIPE_CONTROL_WRITE_TIMESTAMP  (3<<14)
56 #define   PIPE_CONTROL_DEPTH_STALL (1<<13)
57 #define   PIPE_CONTROL_WC_FLUSH (1<<12)
58 #define   PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
59 #define   PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
60 #define   PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
61 #define   PIPE_CONTROL_CS_STALL (1<<20)
62 #define   PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
63
64 /* Like the store dword test, but we create new command buffers each time */
65 static void
66 store_pipe_control_loop(void)
67 {
68         int i, val = 0;
69         uint32_t *buf;
70         drm_intel_bo *target_bo;
71
72         for (i = 0; i < SLOW_QUICK(0x10000, 4); i++) {
73                 /* we want to check tlb consistency of the pipe_control target,
74                  * so get a new buffer every time around */
75                 target_bo = drm_intel_bo_alloc(bufmgr, "target bo", 4096, 4096);
76                 if (!target_bo) {
77                         fprintf(stderr, "failed to alloc target buffer\n");
78                         exit(-1);
79                 }
80
81                 /* gem_storedw_batches_loop.c is a bit overenthusiastic with
82                  * creating new batchbuffers - with buffer reuse disabled, the
83                  * support code will do that for us. */
84                 if (intel_gen(devid) >= 6) {
85                         /* work-around hw issue, see intel_emit_post_sync_nonzero_flush
86                          * in mesa sources. */
87                         BEGIN_BATCH(4);
88                         OUT_BATCH(GFX_OP_PIPE_CONTROL);
89                         OUT_BATCH(PIPE_CONTROL_CS_STALL |
90                              PIPE_CONTROL_STALL_AT_SCOREBOARD);
91                         OUT_BATCH(0); /* address */
92                         OUT_BATCH(0); /* write data */
93                         ADVANCE_BATCH();
94
95                         BEGIN_BATCH(4);
96                         OUT_BATCH(GFX_OP_PIPE_CONTROL);
97                         OUT_BATCH(PIPE_CONTROL_WRITE_IMMEDIATE);
98                         OUT_RELOC(target_bo,
99                              I915_GEM_DOMAIN_INSTRUCTION, I915_GEM_DOMAIN_INSTRUCTION, 
100                              PIPE_CONTROL_GLOBAL_GTT);
101                         OUT_BATCH(val); /* write data */
102                         ADVANCE_BATCH();
103                 } else if (intel_gen(devid) >= 4) {
104                         BEGIN_BATCH(4);
105                         OUT_BATCH(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_WC_FLUSH |
106                                         PIPE_CONTROL_TC_FLUSH |
107                                         PIPE_CONTROL_WRITE_IMMEDIATE | 2);
108                         OUT_RELOC(target_bo,
109                                 I915_GEM_DOMAIN_INSTRUCTION, I915_GEM_DOMAIN_INSTRUCTION,
110                                 PIPE_CONTROL_GLOBAL_GTT);
111                         OUT_BATCH(val);
112                         OUT_BATCH(0xdeadbeef);
113                         ADVANCE_BATCH();
114                 }
115
116                 intel_batchbuffer_flush_on_ring(batch, 0);
117
118                 drm_intel_bo_map(target_bo, 1);
119
120                 buf = target_bo->virtual;
121                 if (buf[0] != val) {
122                         fprintf(stderr,
123                                 "value mismatch: cur 0x%08x, stored 0x%08x\n",
124                                 buf[0], val);
125                         exit(-1);
126                 }
127                 buf[0] = 0; /* let batch write it again */
128                 drm_intel_bo_unmap(target_bo);
129
130                 drm_intel_bo_unreference(target_bo);
131
132                 val++;
133         }
134
135         printf("completed %d writes successfully\n", i);
136 }
137
138 int main(int argc, char **argv)
139 {
140         int fd;
141
142         if (argc != 1) {
143                 fprintf(stderr, "usage: %s\n", argv[0]);
144                 exit(-1);
145         }
146
147         fd = drm_open_any();
148         devid = intel_get_drm_devid(fd);
149
150         bufmgr = drm_intel_bufmgr_gem_init(fd, 4096);
151         if (!bufmgr) {
152                 fprintf(stderr, "failed to init libdrm\n");
153                 exit(-1);
154         }
155
156         if (IS_GEN2(devid) || IS_GEN3(devid)) {
157                 fprintf(stderr, "no pipe_control on gen2/3\n");
158                 return 77;
159         }
160         if (devid == PCI_CHIP_I965_G) {
161                 fprintf(stderr, "pipe_control totally broken on i965\n");
162                 return 77;
163         }
164         /* IMPORTANT: No call to
165          * drm_intel_bufmgr_gem_enable_reuse(bufmgr);
166          * here because we wan't to have fresh buffers (to trash the tlb)
167          * every time! */
168
169         batch = intel_batchbuffer_alloc(bufmgr, devid);
170         if (!batch) {
171                 fprintf(stderr, "failed to create batch buffer\n");
172                 exit(-1);
173         }
174
175         store_pipe_control_loop();
176
177         intel_batchbuffer_free(batch);
178         drm_intel_bufmgr_destroy(bufmgr);
179
180         close(fd);
181
182         return 0;
183 }