1 // Copyright (c) 1994-2006 Sun Microsystems Inc.
2 // All Rights Reserved.
4 // Redistribution and use in source and binary forms, with or without
5 // modification, are permitted provided that the following conditions are
8 // - Redistributions of source code must retain the above copyright notice,
9 // this list of conditions and the following disclaimer.
11 // - Redistribution in binary form must reproduce the above copyright
12 // notice, this list of conditions and the following disclaimer in the
13 // documentation and/or other materials provided with the distribution.
15 // - Neither the name of Sun Microsystems or the names of contributors may
16 // be used to endorse or promote products derived from this software without
17 // specific prior written permission.
19 // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
20 // IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
21 // THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 // PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
23 // CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
24 // EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
25 // PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
26 // PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
27 // LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
28 // NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
29 // SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 // The original source code covered by the above license above has been
32 // modified significantly by Google Inc.
33 // Copyright 2012 the V8 project authors. All rights reserved.
36 #ifndef V8_MIPS_ASSEMBLER_MIPS_H_
37 #define V8_MIPS_ASSEMBLER_MIPS_H_
43 #include "src/assembler.h"
44 #include "src/compiler.h"
45 #include "src/mips64/constants-mips64.h"
52 // 1) We would prefer to use an enum, but enum values are assignment-
53 // compatible with int, which has caused code-generation bugs.
55 // 2) We would prefer to use a class instead of a struct but we don't like
56 // the register initialization to depend on the particular initialization
57 // order (which appears to be different on OS X, Linux, and Windows for the
58 // installed versions of C++ we tried). Using a struct permits C-style
59 // "initialization". Also, the Register objects cannot be const as this
60 // forces initialization stubs in MSVC, making us dependent on initialization
63 // 3) By not using an enum, we are possibly preventing the compiler from
64 // doing certain constant folds, which may significantly reduce the
65 // code generated for some assembly instructions (because they boil down
66 // to a few constants). If this is a problem, we could change the code
67 // such that we use an enum in optimized mode, and the struct in debug
68 // mode. This way we get the compile-time error checking in debug mode
69 // and best performance in optimized code.
72 // -----------------------------------------------------------------------------
73 // Implementation of Register and FPURegister.
77 static const int kNumRegisters = v8::internal::kNumRegisters;
78 static const int kMaxNumAllocatableRegisters = 14; // v0 through t2 and cp.
79 static const int kSizeInBytes = 8;
80 static const int kCpRegister = 23; // cp (s7) is the 23rd register.
82 inline static int NumAllocatableRegisters();
84 static int ToAllocationIndex(Register reg) {
85 DCHECK((reg.code() - 2) < (kMaxNumAllocatableRegisters - 1) ||
86 reg.is(from_code(kCpRegister)));
87 return reg.is(from_code(kCpRegister)) ?
88 kMaxNumAllocatableRegisters - 1 : // Return last index for 'cp'.
89 reg.code() - 2; // zero_reg and 'at' are skipped.
92 static Register FromAllocationIndex(int index) {
93 DCHECK(index >= 0 && index < kMaxNumAllocatableRegisters);
94 return index == kMaxNumAllocatableRegisters - 1 ?
95 from_code(kCpRegister) : // Last index is always the 'cp' register.
96 from_code(index + 2); // zero_reg and 'at' are skipped.
99 static const char* AllocationIndexToString(int index) {
100 DCHECK(index >= 0 && index < kMaxNumAllocatableRegisters);
101 const char* const names[] = {
120 static Register from_code(int code) {
121 Register r = { code };
125 bool is_valid() const { return 0 <= code_ && code_ < kNumRegisters; }
126 bool is(Register reg) const { return code_ == reg.code_; }
136 // Unfortunately we can't make this private in a struct.
140 #define REGISTER(N, C) \
141 const int kRegister_ ## N ## _Code = C; \
142 const Register N = { C }
144 REGISTER(no_reg, -1);
146 REGISTER(zero_reg, 0);
147 // at: Reserved for synthetic instructions.
149 // v0, v1: Used when returning multiple values from subroutines.
152 // a0 - a4: Used to pass non-FP parameters.
157 // a4 - a7 t0 - t3: Can be used without reservation, act as temporary registers
158 // and are allowed to be destroyed by subroutines.
167 // s0 - s7: Subroutine register variables. Subroutines that write to these
168 // registers must restore their values before exiting so that the caller can
169 // expect the values to be preserved.
180 // k0, k1: Reserved for system calls and interrupt handlers.
185 // sp: Stack pointer.
187 // fp: Frame pointer.
189 // ra: Return address pointer.
195 int ToNumber(Register reg);
197 Register ToRegister(int num);
199 // Coprocessor register.
201 static const int kMaxNumRegisters = v8::internal::kNumFPURegisters;
203 // TODO(plind): Warning, inconsistent numbering here. kNumFPURegisters refers
204 // to number of 32-bit FPU regs, but kNumAllocatableRegisters refers to
205 // number of Double regs (64-bit regs, or FPU-reg-pairs).
207 // A few double registers are reserved: one as a scratch register and one to
210 // f30: scratch register.
211 static const int kNumReservedRegisters = 2;
212 static const int kMaxNumAllocatableRegisters = kMaxNumRegisters / 2 -
213 kNumReservedRegisters;
215 inline static int NumRegisters();
216 inline static int NumAllocatableRegisters();
218 // TODO(turbofan): Proper support for float32.
219 inline static int NumAllocatableAliasedRegisters();
221 inline static int ToAllocationIndex(FPURegister reg);
222 static const char* AllocationIndexToString(int index);
224 static FPURegister FromAllocationIndex(int index) {
225 DCHECK(index >= 0 && index < kMaxNumAllocatableRegisters);
226 return from_code(index * 2);
229 static FPURegister from_code(int code) {
230 FPURegister r = { code };
234 bool is_valid() const { return 0 <= code_ && code_ < kMaxNumRegisters ; }
235 bool is(FPURegister creg) const { return code_ == creg.code_; }
236 FPURegister low() const {
237 // TODO(plind): Create DCHECK for FR=0 mode. This usage suspect for FR=1.
238 // Find low reg of a Double-reg pair, which is the reg itself.
239 DCHECK(code_ % 2 == 0); // Specified Double reg must be even.
242 DCHECK(reg.is_valid());
245 FPURegister high() const {
246 // TODO(plind): Create DCHECK for FR=0 mode. This usage illegal in FR=1.
247 // Find high reg of a Doubel-reg pair, which is reg + 1.
248 DCHECK(code_ % 2 == 0); // Specified Double reg must be even.
250 reg.code_ = code_ + 1;
251 DCHECK(reg.is_valid());
263 void setcode(int f) {
267 // Unfortunately we can't make this private in a struct.
271 // V8 now supports the O32 ABI, and the FPU Registers are organized as 32
272 // 32-bit registers, f0 through f31. When used as 'double' they are used
273 // in pairs, starting with the even numbered register. So a double operation
274 // on f0 really uses f0 and f1.
275 // (Modern mips hardware also supports 32 64-bit registers, via setting
276 // (privileged) Status Register FR bit to 1. This is used by the N32 ABI,
277 // but it is not in common use. Someday we will want to support this in v8.)
279 // For O32 ABI, Floats and Doubles refer to same set of 32 32-bit registers.
280 typedef FPURegister DoubleRegister;
281 typedef FPURegister FloatRegister;
283 const FPURegister no_freg = { -1 };
285 const FPURegister f0 = { 0 }; // Return value in hard float mode.
286 const FPURegister f1 = { 1 };
287 const FPURegister f2 = { 2 };
288 const FPURegister f3 = { 3 };
289 const FPURegister f4 = { 4 };
290 const FPURegister f5 = { 5 };
291 const FPURegister f6 = { 6 };
292 const FPURegister f7 = { 7 };
293 const FPURegister f8 = { 8 };
294 const FPURegister f9 = { 9 };
295 const FPURegister f10 = { 10 };
296 const FPURegister f11 = { 11 };
297 const FPURegister f12 = { 12 }; // Arg 0 in hard float mode.
298 const FPURegister f13 = { 13 };
299 const FPURegister f14 = { 14 }; // Arg 1 in hard float mode.
300 const FPURegister f15 = { 15 };
301 const FPURegister f16 = { 16 };
302 const FPURegister f17 = { 17 };
303 const FPURegister f18 = { 18 };
304 const FPURegister f19 = { 19 };
305 const FPURegister f20 = { 20 };
306 const FPURegister f21 = { 21 };
307 const FPURegister f22 = { 22 };
308 const FPURegister f23 = { 23 };
309 const FPURegister f24 = { 24 };
310 const FPURegister f25 = { 25 };
311 const FPURegister f26 = { 26 };
312 const FPURegister f27 = { 27 };
313 const FPURegister f28 = { 28 };
314 const FPURegister f29 = { 29 };
315 const FPURegister f30 = { 30 };
316 const FPURegister f31 = { 31 };
319 // cp is assumed to be a callee saved register.
320 // Defined using #define instead of "static const Register&" because Clang
321 // complains otherwise when a compilation unit that includes this header
322 // doesn't use the variables.
323 #define kRootRegister s6
325 #define kLithiumScratchReg s3
326 #define kLithiumScratchReg2 s4
327 #define kLithiumScratchDouble f30
328 #define kDoubleRegZero f28
329 // Used on mips64r6 for compare operations.
330 // We use the last non-callee saved odd register for N64 ABI
331 #define kDoubleCompareReg f23
333 // FPU (coprocessor 1) control registers.
334 // Currently only FCSR (#31) is implemented.
335 struct FPUControlRegister {
336 bool is_valid() const { return code_ == kFCSRRegister; }
337 bool is(FPUControlRegister creg) const { return code_ == creg.code_; }
346 void setcode(int f) {
350 // Unfortunately we can't make this private in a struct.
354 const FPUControlRegister no_fpucreg = { kInvalidFPUControlRegister };
355 const FPUControlRegister FCSR = { kFCSRRegister };
358 // -----------------------------------------------------------------------------
359 // Machine instruction Operands.
360 const int kSmiShift = kSmiTagSize + kSmiShiftSize;
361 const uint64_t kSmiShiftMask = (1UL << kSmiShift) - 1;
362 // Class Operand represents a shifter operand in data processing instructions.
363 class Operand BASE_EMBEDDED {
366 INLINE(explicit Operand(int64_t immediate,
367 RelocInfo::Mode rmode = RelocInfo::NONE64));
368 INLINE(explicit Operand(const ExternalReference& f));
369 INLINE(explicit Operand(const char* s));
370 INLINE(explicit Operand(Object** opp));
371 INLINE(explicit Operand(Context** cpp));
372 explicit Operand(Handle<Object> handle);
373 INLINE(explicit Operand(Smi* value));
376 INLINE(explicit Operand(Register rm));
378 // Return true if this is a register operand.
379 INLINE(bool is_reg() const);
381 inline int64_t immediate() const {
386 Register rm() const { return rm_; }
390 int64_t imm64_; // Valid if rm_ == no_reg.
391 RelocInfo::Mode rmode_;
393 friend class Assembler;
394 friend class MacroAssembler;
398 // On MIPS we have only one adressing mode with base_reg + offset.
399 // Class MemOperand represents a memory operand in load and store instructions.
400 class MemOperand : public Operand {
402 // Immediate value attached to offset.
404 offset_minus_one = -1,
408 explicit MemOperand(Register rn, int32_t offset = 0);
409 explicit MemOperand(Register rn, int32_t unit, int32_t multiplier,
410 OffsetAddend offset_addend = offset_zero);
411 int32_t offset() const { return offset_; }
413 bool OffsetIsInt16Encodable() const {
414 return is_int16(offset_);
420 friend class Assembler;
424 class Assembler : public AssemblerBase {
426 // Create an assembler. Instructions and relocation information are emitted
427 // into a buffer, with the instructions starting from the beginning and the
428 // relocation information starting from the end of the buffer. See CodeDesc
429 // for a detailed comment on the layout (globals.h).
431 // If the provided buffer is NULL, the assembler allocates and grows its own
432 // buffer, and buffer_size determines the initial buffer size. The buffer is
433 // owned by the assembler and deallocated upon destruction of the assembler.
435 // If the provided buffer is not NULL, the assembler uses the provided buffer
436 // for code generation and assumes its size to be buffer_size. If the buffer
437 // is too small, a fatal error occurs. No deallocation of the buffer is done
438 // upon destruction of the assembler.
439 Assembler(Isolate* isolate, void* buffer, int buffer_size);
440 virtual ~Assembler() { }
442 // GetCode emits any pending (non-emitted) code and fills the descriptor
443 // desc. GetCode() is idempotent; it returns the same result if no other
444 // Assembler functions are invoked in between GetCode() calls.
445 void GetCode(CodeDesc* desc);
447 // Label operations & relative jumps (PPUM Appendix D).
449 // Takes a branch opcode (cc) and a label (L) and generates
450 // either a backward branch or a forward branch and links it
451 // to the label fixup chain. Usage:
453 // Label L; // unbound label
454 // j(cc, &L); // forward branch to unbound label
455 // bind(&L); // bind label to the current pc
456 // j(cc, &L); // backward branch to bound label
457 // bind(&L); // illegal: a label may be bound only once
459 // Note: The same Label can be used for forward and backward branches
460 // but it may be bound only once.
461 void bind(Label* L); // Binds an unbound label L to current code position.
462 // Determines if Label is bound and near enough so that branch instruction
463 // can be used to reach it, instead of jump instruction.
464 bool is_near(Label* L);
466 // Returns the branch offset to the given label from the current code
467 // position. Links the label to the current position if it is still unbound.
468 // Manages the jump elimination optimization if the second parameter is true.
469 int32_t branch_offset(Label* L, bool jump_elimination_allowed);
470 int32_t branch_offset_compact(Label* L, bool jump_elimination_allowed);
471 int32_t branch_offset21(Label* L, bool jump_elimination_allowed);
472 int32_t branch_offset21_compact(Label* L, bool jump_elimination_allowed);
473 int32_t shifted_branch_offset(Label* L, bool jump_elimination_allowed) {
474 int32_t o = branch_offset(L, jump_elimination_allowed);
475 DCHECK((o & 3) == 0); // Assert the offset is aligned.
478 int32_t shifted_branch_offset_compact(Label* L,
479 bool jump_elimination_allowed) {
480 int32_t o = branch_offset_compact(L, jump_elimination_allowed);
481 DCHECK((o & 3) == 0); // Assert the offset is aligned.
484 uint64_t jump_address(Label* L);
485 uint64_t jump_offset(Label* L);
487 // Puts a labels target address at the given position.
488 // The high 8 bits are set to zero.
489 void label_at_put(Label* L, int at_offset);
491 // Read/Modify the code target address in the branch/call instruction at pc.
492 static Address target_address_at(Address pc);
493 static void set_target_address_at(Address pc,
495 ICacheFlushMode icache_flush_mode =
496 FLUSH_ICACHE_IF_NEEDED);
497 // On MIPS there is no Constant Pool so we skip that parameter.
498 INLINE(static Address target_address_at(Address pc, Address constant_pool)) {
499 return target_address_at(pc);
501 INLINE(static void set_target_address_at(
502 Address pc, Address constant_pool, Address target,
503 ICacheFlushMode icache_flush_mode = FLUSH_ICACHE_IF_NEEDED)) {
504 set_target_address_at(pc, target, icache_flush_mode);
506 INLINE(static Address target_address_at(Address pc, Code* code)) {
507 Address constant_pool = code ? code->constant_pool() : NULL;
508 return target_address_at(pc, constant_pool);
510 INLINE(static void set_target_address_at(Address pc,
513 ICacheFlushMode icache_flush_mode =
514 FLUSH_ICACHE_IF_NEEDED)) {
515 Address constant_pool = code ? code->constant_pool() : NULL;
516 set_target_address_at(pc, constant_pool, target, icache_flush_mode);
519 // Return the code target address at a call site from the return address
520 // of that call in the instruction stream.
521 inline static Address target_address_from_return_address(Address pc);
523 static void JumpLabelToJumpRegister(Address pc);
525 static void QuietNaN(HeapObject* nan);
527 // This sets the branch destination (which gets loaded at the call address).
528 // This is for calls and branches within generated code. The serializer
529 // has already deserialized the lui/ori instructions etc.
530 inline static void deserialization_set_special_target_at(
531 Address instruction_payload, Code* code, Address target) {
532 set_target_address_at(
533 instruction_payload - kInstructionsFor64BitConstant * kInstrSize,
538 // This sets the internal reference at the pc.
539 inline static void deserialization_set_target_internal_reference_at(
540 Address pc, Address target,
541 RelocInfo::Mode mode = RelocInfo::INTERNAL_REFERENCE);
543 // Size of an instruction.
544 static const int kInstrSize = sizeof(Instr);
546 // Difference between address of current opcode and target address offset.
547 static const int kBranchPCOffset = 4;
549 // Here we are patching the address in the LUI/ORI instruction pair.
550 // These values are used in the serialization process and must be zero for
551 // MIPS platform, as Code, Embedded Object or External-reference pointers
552 // are split across two consecutive instructions and don't exist separately
553 // in the code, so the serializer should not step forwards in memory after
554 // a target is resolved and written.
555 static const int kSpecialTargetSize = 0;
557 // Number of consecutive instructions used to store 32bit/64bit constant.
558 // This constant was used in RelocInfo::target_address_address() function
559 // to tell serializer address of the instruction that follows
560 // LUI/ORI instruction pair.
561 static const int kInstructionsFor32BitConstant = 2;
562 static const int kInstructionsFor64BitConstant = 4;
564 // Distance between the instruction referring to the address of the call
565 // target and the return address.
566 static const int kCallTargetAddressOffset = 6 * kInstrSize;
568 // Distance between start of patched debug break slot and the emitted address
570 static const int kPatchDebugBreakSlotAddressOffset = 6 * kInstrSize;
572 // Difference between address of current opcode and value read from pc
574 static const int kPcLoadDelta = 4;
576 static const int kDebugBreakSlotInstructions = 6;
577 static const int kDebugBreakSlotLength =
578 kDebugBreakSlotInstructions * kInstrSize;
581 // ---------------------------------------------------------------------------
584 // Insert the smallest number of nop instructions
585 // possible to align the pc offset to a multiple
586 // of m. m must be a power of 2 (>= 4).
588 // Insert the smallest number of zero bytes possible to align the pc offset
589 // to a mulitple of m. m must be a power of 2 (>= 2).
590 void DataAlign(int m);
591 // Aligns code to something that's optimal for a jump target for the platform.
592 void CodeTargetAlign();
594 // Different nop operations are used by the code generator to detect certain
595 // states of the generated code.
596 enum NopMarkerTypes {
600 PROPERTY_ACCESS_INLINED,
601 PROPERTY_ACCESS_INLINED_CONTEXT,
602 PROPERTY_ACCESS_INLINED_CONTEXT_DONT_DELETE,
605 FIRST_IC_MARKER = PROPERTY_ACCESS_INLINED,
607 CODE_AGE_MARKER_NOP = 6,
608 CODE_AGE_SEQUENCE_NOP
611 // Type == 0 is the default non-marking nop. For mips this is a
612 // sll(zero_reg, zero_reg, 0). We use rt_reg == at for non-zero
613 // marking, to avoid conflict with ssnop and ehb instructions.
614 void nop(unsigned int type = 0) {
616 Register nop_rt_reg = (type == 0) ? zero_reg : at;
617 sll(zero_reg, nop_rt_reg, type, true);
621 // --------Branch-and-jump-instructions----------
622 // We don't use likely variant of instructions.
623 void b(int16_t offset);
624 void b(Label* L) { b(branch_offset(L, false)>>2); }
625 void bal(int16_t offset);
626 void bal(Label* L) { bal(branch_offset(L, false)>>2); }
627 void bc(int32_t offset);
628 void bc(Label* L) { bc(branch_offset(L, false) >> 2); }
629 void balc(int32_t offset);
630 void balc(Label* L) { balc(branch_offset(L, false) >> 2); }
632 void beq(Register rs, Register rt, int16_t offset);
633 void beq(Register rs, Register rt, Label* L) {
634 beq(rs, rt, branch_offset(L, false) >> 2);
636 void bgez(Register rs, int16_t offset);
637 void bgezc(Register rt, int16_t offset);
638 void bgezc(Register rt, Label* L) {
639 bgezc(rt, branch_offset_compact(L, false)>>2);
641 void bgeuc(Register rs, Register rt, int16_t offset);
642 void bgeuc(Register rs, Register rt, Label* L) {
643 bgeuc(rs, rt, branch_offset_compact(L, false)>>2);
645 void bgec(Register rs, Register rt, int16_t offset);
646 void bgec(Register rs, Register rt, Label* L) {
647 bgec(rs, rt, branch_offset_compact(L, false)>>2);
649 void bgezal(Register rs, int16_t offset);
650 void bgezalc(Register rt, int16_t offset);
651 void bgezalc(Register rt, Label* L) {
652 bgezalc(rt, branch_offset_compact(L, false)>>2);
654 void bgezall(Register rs, int16_t offset);
655 void bgezall(Register rs, Label* L) {
656 bgezall(rs, branch_offset(L, false)>>2);
658 void bgtz(Register rs, int16_t offset);
659 void bgtzc(Register rt, int16_t offset);
660 void bgtzc(Register rt, Label* L) {
661 bgtzc(rt, branch_offset_compact(L, false)>>2);
663 void blez(Register rs, int16_t offset);
664 void blezc(Register rt, int16_t offset);
665 void blezc(Register rt, Label* L) {
666 blezc(rt, branch_offset_compact(L, false)>>2);
668 void bltz(Register rs, int16_t offset);
669 void bltzc(Register rt, int16_t offset);
670 void bltzc(Register rt, Label* L) {
671 bltzc(rt, branch_offset_compact(L, false)>>2);
673 void bltuc(Register rs, Register rt, int16_t offset);
674 void bltuc(Register rs, Register rt, Label* L) {
675 bltuc(rs, rt, branch_offset_compact(L, false)>>2);
677 void bltc(Register rs, Register rt, int16_t offset);
678 void bltc(Register rs, Register rt, Label* L) {
679 bltc(rs, rt, branch_offset_compact(L, false)>>2);
682 void bltzal(Register rs, int16_t offset);
683 void blezalc(Register rt, int16_t offset);
684 void blezalc(Register rt, Label* L) {
685 blezalc(rt, branch_offset_compact(L, false)>>2);
687 void bltzalc(Register rt, int16_t offset);
688 void bltzalc(Register rt, Label* L) {
689 bltzalc(rt, branch_offset_compact(L, false)>>2);
691 void bgtzalc(Register rt, int16_t offset);
692 void bgtzalc(Register rt, Label* L) {
693 bgtzalc(rt, branch_offset_compact(L, false)>>2);
695 void beqzalc(Register rt, int16_t offset);
696 void beqzalc(Register rt, Label* L) {
697 beqzalc(rt, branch_offset_compact(L, false)>>2);
699 void beqc(Register rs, Register rt, int16_t offset);
700 void beqc(Register rs, Register rt, Label* L) {
701 beqc(rs, rt, branch_offset_compact(L, false)>>2);
703 void beqzc(Register rs, int32_t offset);
704 void beqzc(Register rs, Label* L) {
705 beqzc(rs, branch_offset21_compact(L, false)>>2);
707 void bnezalc(Register rt, int16_t offset);
708 void bnezalc(Register rt, Label* L) {
709 bnezalc(rt, branch_offset_compact(L, false)>>2);
711 void bnec(Register rs, Register rt, int16_t offset);
712 void bnec(Register rs, Register rt, Label* L) {
713 bnec(rs, rt, branch_offset_compact(L, false)>>2);
715 void bnezc(Register rt, int32_t offset);
716 void bnezc(Register rt, Label* L) {
717 bnezc(rt, branch_offset21_compact(L, false)>>2);
719 void bne(Register rs, Register rt, int16_t offset);
720 void bne(Register rs, Register rt, Label* L) {
721 bne(rs, rt, branch_offset(L, false)>>2);
723 void bovc(Register rs, Register rt, int16_t offset);
724 void bovc(Register rs, Register rt, Label* L) {
725 bovc(rs, rt, branch_offset_compact(L, false)>>2);
727 void bnvc(Register rs, Register rt, int16_t offset);
728 void bnvc(Register rs, Register rt, Label* L) {
729 bnvc(rs, rt, branch_offset_compact(L, false)>>2);
732 // Never use the int16_t b(l)cond version with a branch offset
733 // instead of using the Label* version.
735 // Jump targets must be in the current 256 MB-aligned region. i.e. 28 bits.
736 void j(int64_t target);
737 void jal(int64_t target);
738 void j(Label* target);
739 void jal(Label* target);
740 void jalr(Register rs, Register rd = ra);
741 void jr(Register target);
742 void jic(Register rt, int16_t offset);
743 void jialc(Register rt, int16_t offset);
746 // -------Data-processing-instructions---------
749 void addu(Register rd, Register rs, Register rt);
750 void subu(Register rd, Register rs, Register rt);
752 void div(Register rs, Register rt);
753 void divu(Register rs, Register rt);
754 void ddiv(Register rs, Register rt);
755 void ddivu(Register rs, Register rt);
756 void div(Register rd, Register rs, Register rt);
757 void divu(Register rd, Register rs, Register rt);
758 void ddiv(Register rd, Register rs, Register rt);
759 void ddivu(Register rd, Register rs, Register rt);
760 void mod(Register rd, Register rs, Register rt);
761 void modu(Register rd, Register rs, Register rt);
762 void dmod(Register rd, Register rs, Register rt);
763 void dmodu(Register rd, Register rs, Register rt);
765 void mul(Register rd, Register rs, Register rt);
766 void muh(Register rd, Register rs, Register rt);
767 void mulu(Register rd, Register rs, Register rt);
768 void muhu(Register rd, Register rs, Register rt);
769 void mult(Register rs, Register rt);
770 void multu(Register rs, Register rt);
771 void dmul(Register rd, Register rs, Register rt);
772 void dmuh(Register rd, Register rs, Register rt);
773 void dmulu(Register rd, Register rs, Register rt);
774 void dmuhu(Register rd, Register rs, Register rt);
775 void daddu(Register rd, Register rs, Register rt);
776 void dsubu(Register rd, Register rs, Register rt);
777 void dmult(Register rs, Register rt);
778 void dmultu(Register rs, Register rt);
780 void addiu(Register rd, Register rs, int32_t j);
781 void daddiu(Register rd, Register rs, int32_t j);
784 void and_(Register rd, Register rs, Register rt);
785 void or_(Register rd, Register rs, Register rt);
786 void xor_(Register rd, Register rs, Register rt);
787 void nor(Register rd, Register rs, Register rt);
789 void andi(Register rd, Register rs, int32_t j);
790 void ori(Register rd, Register rs, int32_t j);
791 void xori(Register rd, Register rs, int32_t j);
792 void lui(Register rd, int32_t j);
793 void aui(Register rs, Register rt, int32_t j);
794 void daui(Register rs, Register rt, int32_t j);
795 void dahi(Register rs, int32_t j);
796 void dati(Register rs, int32_t j);
799 // Please note: sll(zero_reg, zero_reg, x) instructions are reserved as nop
800 // and may cause problems in normal code. coming_from_nop makes sure this
802 void sll(Register rd, Register rt, uint16_t sa, bool coming_from_nop = false);
803 void sllv(Register rd, Register rt, Register rs);
804 void srl(Register rd, Register rt, uint16_t sa);
805 void srlv(Register rd, Register rt, Register rs);
806 void sra(Register rt, Register rd, uint16_t sa);
807 void srav(Register rt, Register rd, Register rs);
808 void rotr(Register rd, Register rt, uint16_t sa);
809 void rotrv(Register rd, Register rt, Register rs);
810 void dsll(Register rd, Register rt, uint16_t sa);
811 void dsllv(Register rd, Register rt, Register rs);
812 void dsrl(Register rd, Register rt, uint16_t sa);
813 void dsrlv(Register rd, Register rt, Register rs);
814 void drotr(Register rd, Register rt, uint16_t sa);
815 void drotrv(Register rd, Register rt, Register rs);
816 void dsra(Register rt, Register rd, uint16_t sa);
817 void dsrav(Register rd, Register rt, Register rs);
818 void dsll32(Register rt, Register rd, uint16_t sa);
819 void dsrl32(Register rt, Register rd, uint16_t sa);
820 void dsra32(Register rt, Register rd, uint16_t sa);
823 // ------------Memory-instructions-------------
825 void lb(Register rd, const MemOperand& rs);
826 void lbu(Register rd, const MemOperand& rs);
827 void lh(Register rd, const MemOperand& rs);
828 void lhu(Register rd, const MemOperand& rs);
829 void lw(Register rd, const MemOperand& rs);
830 void lwu(Register rd, const MemOperand& rs);
831 void lwl(Register rd, const MemOperand& rs);
832 void lwr(Register rd, const MemOperand& rs);
833 void sb(Register rd, const MemOperand& rs);
834 void sh(Register rd, const MemOperand& rs);
835 void sw(Register rd, const MemOperand& rs);
836 void swl(Register rd, const MemOperand& rs);
837 void swr(Register rd, const MemOperand& rs);
838 void ldl(Register rd, const MemOperand& rs);
839 void ldr(Register rd, const MemOperand& rs);
840 void sdl(Register rd, const MemOperand& rs);
841 void sdr(Register rd, const MemOperand& rs);
842 void ld(Register rd, const MemOperand& rs);
843 void sd(Register rd, const MemOperand& rs);
846 // ---------PC-Relative-instructions-----------
848 void addiupc(Register rs, int32_t imm19);
849 void lwpc(Register rs, int32_t offset19);
850 void lwupc(Register rs, int32_t offset19);
851 void ldpc(Register rs, int32_t offset18);
852 void auipc(Register rs, int16_t imm16);
853 void aluipc(Register rs, int16_t imm16);
856 // ----------------Prefetch--------------------
858 void pref(int32_t hint, const MemOperand& rs);
861 // -------------Misc-instructions--------------
863 // Break / Trap instructions.
864 void break_(uint32_t code, bool break_as_stop = false);
865 void stop(const char* msg, uint32_t code = kMaxStopCode);
866 void tge(Register rs, Register rt, uint16_t code);
867 void tgeu(Register rs, Register rt, uint16_t code);
868 void tlt(Register rs, Register rt, uint16_t code);
869 void tltu(Register rs, Register rt, uint16_t code);
870 void teq(Register rs, Register rt, uint16_t code);
871 void tne(Register rs, Register rt, uint16_t code);
873 // Move from HI/LO register.
874 void mfhi(Register rd);
875 void mflo(Register rd);
878 void slt(Register rd, Register rs, Register rt);
879 void sltu(Register rd, Register rs, Register rt);
880 void slti(Register rd, Register rs, int32_t j);
881 void sltiu(Register rd, Register rs, int32_t j);
884 void movz(Register rd, Register rs, Register rt);
885 void movn(Register rd, Register rs, Register rt);
886 void movt(Register rd, Register rs, uint16_t cc = 0);
887 void movf(Register rd, Register rs, uint16_t cc = 0);
889 void sel(SecondaryField fmt, FPURegister fd, FPURegister fs, FPURegister ft);
890 void sel_s(FPURegister fd, FPURegister fs, FPURegister ft);
891 void sel_d(FPURegister fd, FPURegister fs, FPURegister ft);
892 void seleqz(Register rd, Register rs, Register rt);
893 void seleqz(SecondaryField fmt, FPURegister fd, FPURegister fs,
895 void selnez(Register rs, Register rt, Register rd);
896 void selnez(SecondaryField fmt, FPURegister fd, FPURegister fs,
898 void seleqz_d(FPURegister fd, FPURegister fs, FPURegister ft);
899 void seleqz_s(FPURegister fd, FPURegister fs, FPURegister ft);
900 void selnez_d(FPURegister fd, FPURegister fs, FPURegister ft);
901 void selnez_s(FPURegister fd, FPURegister fs, FPURegister ft);
903 void movz_s(FPURegister fd, FPURegister fs, Register rt);
904 void movz_d(FPURegister fd, FPURegister fs, Register rt);
905 void movt_s(FPURegister fd, FPURegister fs, uint16_t cc);
906 void movt_d(FPURegister fd, FPURegister fs, uint16_t cc);
907 void movf_s(FPURegister fd, FPURegister fs, uint16_t cc);
908 void movf_d(FPURegister fd, FPURegister fs, uint16_t cc);
909 void movn_s(FPURegister fd, FPURegister fs, Register rt);
910 void movn_d(FPURegister fd, FPURegister fs, Register rt);
912 void clz(Register rd, Register rs);
913 void ins_(Register rt, Register rs, uint16_t pos, uint16_t size);
914 void ext_(Register rt, Register rs, uint16_t pos, uint16_t size);
915 void dext_(Register rt, Register rs, uint16_t pos, uint16_t size);
916 void bitswap(Register rd, Register rt);
917 void dbitswap(Register rd, Register rt);
918 void align(Register rd, Register rs, Register rt, uint8_t bp);
919 void dalign(Register rd, Register rs, Register rt, uint8_t bp);
921 // --------Coprocessor-instructions----------------
923 // Load, store, and move.
924 void lwc1(FPURegister fd, const MemOperand& src);
925 void ldc1(FPURegister fd, const MemOperand& src);
927 void swc1(FPURegister fs, const MemOperand& dst);
928 void sdc1(FPURegister fs, const MemOperand& dst);
930 void mtc1(Register rt, FPURegister fs);
931 void mthc1(Register rt, FPURegister fs);
932 void dmtc1(Register rt, FPURegister fs);
934 void mfc1(Register rt, FPURegister fs);
935 void mfhc1(Register rt, FPURegister fs);
936 void dmfc1(Register rt, FPURegister fs);
938 void ctc1(Register rt, FPUControlRegister fs);
939 void cfc1(Register rt, FPUControlRegister fs);
942 void add_s(FPURegister fd, FPURegister fs, FPURegister ft);
943 void add_d(FPURegister fd, FPURegister fs, FPURegister ft);
944 void sub_s(FPURegister fd, FPURegister fs, FPURegister ft);
945 void sub_d(FPURegister fd, FPURegister fs, FPURegister ft);
946 void mul_s(FPURegister fd, FPURegister fs, FPURegister ft);
947 void mul_d(FPURegister fd, FPURegister fs, FPURegister ft);
948 void madd_d(FPURegister fd, FPURegister fr, FPURegister fs, FPURegister ft);
949 void div_s(FPURegister fd, FPURegister fs, FPURegister ft);
950 void div_d(FPURegister fd, FPURegister fs, FPURegister ft);
951 void abs_s(FPURegister fd, FPURegister fs);
952 void abs_d(FPURegister fd, FPURegister fs);
953 void mov_d(FPURegister fd, FPURegister fs);
954 void mov_s(FPURegister fd, FPURegister fs);
955 void neg_s(FPURegister fd, FPURegister fs);
956 void neg_d(FPURegister fd, FPURegister fs);
957 void sqrt_s(FPURegister fd, FPURegister fs);
958 void sqrt_d(FPURegister fd, FPURegister fs);
959 void rsqrt_s(FPURegister fd, FPURegister fs);
960 void rsqrt_d(FPURegister fd, FPURegister fs);
961 void recip_d(FPURegister fd, FPURegister fs);
962 void recip_s(FPURegister fd, FPURegister fs);
965 void cvt_w_s(FPURegister fd, FPURegister fs);
966 void cvt_w_d(FPURegister fd, FPURegister fs);
967 void trunc_w_s(FPURegister fd, FPURegister fs);
968 void trunc_w_d(FPURegister fd, FPURegister fs);
969 void round_w_s(FPURegister fd, FPURegister fs);
970 void round_w_d(FPURegister fd, FPURegister fs);
971 void floor_w_s(FPURegister fd, FPURegister fs);
972 void floor_w_d(FPURegister fd, FPURegister fs);
973 void ceil_w_s(FPURegister fd, FPURegister fs);
974 void ceil_w_d(FPURegister fd, FPURegister fs);
975 void rint_s(FPURegister fd, FPURegister fs);
976 void rint_d(FPURegister fd, FPURegister fs);
977 void rint(SecondaryField fmt, FPURegister fd, FPURegister fs);
980 void cvt_l_s(FPURegister fd, FPURegister fs);
981 void cvt_l_d(FPURegister fd, FPURegister fs);
982 void trunc_l_s(FPURegister fd, FPURegister fs);
983 void trunc_l_d(FPURegister fd, FPURegister fs);
984 void round_l_s(FPURegister fd, FPURegister fs);
985 void round_l_d(FPURegister fd, FPURegister fs);
986 void floor_l_s(FPURegister fd, FPURegister fs);
987 void floor_l_d(FPURegister fd, FPURegister fs);
988 void ceil_l_s(FPURegister fd, FPURegister fs);
989 void ceil_l_d(FPURegister fd, FPURegister fs);
991 void class_s(FPURegister fd, FPURegister fs);
992 void class_d(FPURegister fd, FPURegister fs);
994 void min(SecondaryField fmt, FPURegister fd, FPURegister fs, FPURegister ft);
995 void mina(SecondaryField fmt, FPURegister fd, FPURegister fs, FPURegister ft);
996 void max(SecondaryField fmt, FPURegister fd, FPURegister fs, FPURegister ft);
997 void maxa(SecondaryField fmt, FPURegister fd, FPURegister fs, FPURegister ft);
998 void min_s(FPURegister fd, FPURegister fs, FPURegister ft);
999 void min_d(FPURegister fd, FPURegister fs, FPURegister ft);
1000 void max_s(FPURegister fd, FPURegister fs, FPURegister ft);
1001 void max_d(FPURegister fd, FPURegister fs, FPURegister ft);
1002 void mina_s(FPURegister fd, FPURegister fs, FPURegister ft);
1003 void mina_d(FPURegister fd, FPURegister fs, FPURegister ft);
1004 void maxa_s(FPURegister fd, FPURegister fs, FPURegister ft);
1005 void maxa_d(FPURegister fd, FPURegister fs, FPURegister ft);
1007 void cvt_s_w(FPURegister fd, FPURegister fs);
1008 void cvt_s_l(FPURegister fd, FPURegister fs);
1009 void cvt_s_d(FPURegister fd, FPURegister fs);
1011 void cvt_d_w(FPURegister fd, FPURegister fs);
1012 void cvt_d_l(FPURegister fd, FPURegister fs);
1013 void cvt_d_s(FPURegister fd, FPURegister fs);
1015 // Conditions and branches for MIPSr6.
1016 void cmp(FPUCondition cond, SecondaryField fmt,
1017 FPURegister fd, FPURegister ft, FPURegister fs);
1018 void cmp_s(FPUCondition cond, FPURegister fd, FPURegister fs, FPURegister ft);
1019 void cmp_d(FPUCondition cond, FPURegister fd, FPURegister fs, FPURegister ft);
1021 void bc1eqz(int16_t offset, FPURegister ft);
1022 void bc1eqz(Label* L, FPURegister ft) {
1023 bc1eqz(branch_offset(L, false)>>2, ft);
1025 void bc1nez(int16_t offset, FPURegister ft);
1026 void bc1nez(Label* L, FPURegister ft) {
1027 bc1nez(branch_offset(L, false)>>2, ft);
1030 // Conditions and branches for non MIPSr6.
1031 void c(FPUCondition cond, SecondaryField fmt,
1032 FPURegister ft, FPURegister fs, uint16_t cc = 0);
1033 void c_s(FPUCondition cond, FPURegister ft, FPURegister fs, uint16_t cc = 0);
1034 void c_d(FPUCondition cond, FPURegister ft, FPURegister fs, uint16_t cc = 0);
1036 void bc1f(int16_t offset, uint16_t cc = 0);
1037 void bc1f(Label* L, uint16_t cc = 0) {
1038 bc1f(branch_offset(L, false)>>2, cc);
1040 void bc1t(int16_t offset, uint16_t cc = 0);
1041 void bc1t(Label* L, uint16_t cc = 0) {
1042 bc1t(branch_offset(L, false)>>2, cc);
1044 void fcmp(FPURegister src1, const double src2, FPUCondition cond);
1046 // Check the code size generated from label to here.
1047 int SizeOfCodeGeneratedSince(Label* label) {
1048 return pc_offset() - label->pos();
1051 // Check the number of instructions generated from label to here.
1052 int InstructionsGeneratedSince(Label* label) {
1053 return SizeOfCodeGeneratedSince(label) / kInstrSize;
1056 // Class for scoping postponing the trampoline pool generation.
1057 class BlockTrampolinePoolScope {
1059 explicit BlockTrampolinePoolScope(Assembler* assem) : assem_(assem) {
1060 assem_->StartBlockTrampolinePool();
1062 ~BlockTrampolinePoolScope() {
1063 assem_->EndBlockTrampolinePool();
1069 DISALLOW_IMPLICIT_CONSTRUCTORS(BlockTrampolinePoolScope);
1072 // Class for postponing the assembly buffer growth. Typically used for
1073 // sequences of instructions that must be emitted as a unit, before
1074 // buffer growth (and relocation) can occur.
1075 // This blocking scope is not nestable.
1076 class BlockGrowBufferScope {
1078 explicit BlockGrowBufferScope(Assembler* assem) : assem_(assem) {
1079 assem_->StartBlockGrowBuffer();
1081 ~BlockGrowBufferScope() {
1082 assem_->EndBlockGrowBuffer();
1088 DISALLOW_IMPLICIT_CONSTRUCTORS(BlockGrowBufferScope);
1093 // Mark generator continuation.
1094 void RecordGeneratorContinuation();
1096 // Mark address of a debug break slot.
1097 void RecordDebugBreakSlot(RelocInfo::Mode mode, int argc = 0);
1099 // Record the AST id of the CallIC being compiled, so that it can be placed
1100 // in the relocation information.
1101 void SetRecordedAstId(TypeFeedbackId ast_id) {
1102 DCHECK(recorded_ast_id_.IsNone());
1103 recorded_ast_id_ = ast_id;
1106 TypeFeedbackId RecordedAstId() {
1107 DCHECK(!recorded_ast_id_.IsNone());
1108 return recorded_ast_id_;
1111 void ClearRecordedAstId() { recorded_ast_id_ = TypeFeedbackId::None(); }
1113 // Record a comment relocation entry that can be used by a disassembler.
1114 // Use --code-comments to enable.
1115 void RecordComment(const char* msg);
1117 // Record a deoptimization reason that can be used by a log or cpu profiler.
1118 // Use --trace-deopt to enable.
1119 void RecordDeoptReason(const int reason, const SourcePosition position);
1121 static int RelocateInternalReference(RelocInfo::Mode rmode, byte* pc,
1124 // Writes a single byte or word of data in the code stream. Used for
1125 // inline tables, e.g., jump-tables.
1126 void db(uint8_t data);
1127 void dd(uint32_t data);
1128 void dq(uint64_t data);
1129 void dp(uintptr_t data) { dq(data); }
1130 void dd(Label* label);
1132 // Emits the address of the code stub's first instruction.
1133 void emit_code_stub_address(Code* stub);
1135 PositionsRecorder* positions_recorder() { return &positions_recorder_; }
1137 // Postpone the generation of the trampoline pool for the specified number of
1139 void BlockTrampolinePoolFor(int instructions);
1141 // Check if there is less than kGap bytes available in the buffer.
1142 // If this is the case, we need to grow the buffer before emitting
1143 // an instruction or relocation information.
1144 inline bool overflow() const { return pc_ >= reloc_info_writer.pos() - kGap; }
1146 // Get the number of bytes available in the buffer.
1147 inline intptr_t available_space() const {
1148 return reloc_info_writer.pos() - pc_;
1151 // Read/patch instructions.
1152 static Instr instr_at(byte* pc) { return *reinterpret_cast<Instr*>(pc); }
1153 static void instr_at_put(byte* pc, Instr instr) {
1154 *reinterpret_cast<Instr*>(pc) = instr;
1156 Instr instr_at(int pos) { return *reinterpret_cast<Instr*>(buffer_ + pos); }
1157 void instr_at_put(int pos, Instr instr) {
1158 *reinterpret_cast<Instr*>(buffer_ + pos) = instr;
1161 // Check if an instruction is a branch of some kind.
1162 static bool IsBranch(Instr instr);
1163 static bool IsBeq(Instr instr);
1164 static bool IsBne(Instr instr);
1166 static bool IsJump(Instr instr);
1167 static bool IsJ(Instr instr);
1168 static bool IsLui(Instr instr);
1169 static bool IsOri(Instr instr);
1171 static bool IsJal(Instr instr);
1172 static bool IsJr(Instr instr);
1173 static bool IsJalr(Instr instr);
1175 static bool IsNop(Instr instr, unsigned int type);
1176 static bool IsPop(Instr instr);
1177 static bool IsPush(Instr instr);
1178 static bool IsLwRegFpOffset(Instr instr);
1179 static bool IsSwRegFpOffset(Instr instr);
1180 static bool IsLwRegFpNegOffset(Instr instr);
1181 static bool IsSwRegFpNegOffset(Instr instr);
1183 static Register GetRtReg(Instr instr);
1184 static Register GetRsReg(Instr instr);
1185 static Register GetRdReg(Instr instr);
1187 static uint32_t GetRt(Instr instr);
1188 static uint32_t GetRtField(Instr instr);
1189 static uint32_t GetRs(Instr instr);
1190 static uint32_t GetRsField(Instr instr);
1191 static uint32_t GetRd(Instr instr);
1192 static uint32_t GetRdField(Instr instr);
1193 static uint32_t GetSa(Instr instr);
1194 static uint32_t GetSaField(Instr instr);
1195 static uint32_t GetOpcodeField(Instr instr);
1196 static uint32_t GetFunction(Instr instr);
1197 static uint32_t GetFunctionField(Instr instr);
1198 static uint32_t GetImmediate16(Instr instr);
1199 static uint32_t GetLabelConst(Instr instr);
1201 static int32_t GetBranchOffset(Instr instr);
1202 static bool IsLw(Instr instr);
1203 static int16_t GetLwOffset(Instr instr);
1204 static Instr SetLwOffset(Instr instr, int16_t offset);
1206 static bool IsSw(Instr instr);
1207 static Instr SetSwOffset(Instr instr, int16_t offset);
1208 static bool IsAddImmediate(Instr instr);
1209 static Instr SetAddImmediateOffset(Instr instr, int16_t offset);
1211 static bool IsAndImmediate(Instr instr);
1212 static bool IsEmittedConstant(Instr instr);
1214 void CheckTrampolinePool();
1216 void PatchConstantPoolAccessInstruction(int pc_offset, int offset,
1217 ConstantPoolEntry::Access access,
1218 ConstantPoolEntry::Type type) {
1219 // No embedded constant pool support.
1224 // Relocation for a type-recording IC has the AST id added to it. This
1225 // member variable is a way to pass the information from the call site to
1226 // the relocation info.
1227 TypeFeedbackId recorded_ast_id_;
1229 inline static void set_target_internal_reference_encoded_at(Address pc,
1232 int64_t buffer_space() const { return reloc_info_writer.pos() - pc_; }
1234 // Decode branch instruction at pos and return branch target pos.
1235 int target_at(int pos, bool is_internal);
1237 // Patch branch instruction at pos to branch to given branch target pos.
1238 void target_at_put(int pos, int target_pos, bool is_internal);
1240 // Say if we need to relocate with this mode.
1241 bool MustUseReg(RelocInfo::Mode rmode);
1243 // Record reloc info for current pc_.
1244 void RecordRelocInfo(RelocInfo::Mode rmode, intptr_t data = 0);
1246 // Block the emission of the trampoline pool before pc_offset.
1247 void BlockTrampolinePoolBefore(int pc_offset) {
1248 if (no_trampoline_pool_before_ < pc_offset)
1249 no_trampoline_pool_before_ = pc_offset;
1252 void StartBlockTrampolinePool() {
1253 trampoline_pool_blocked_nesting_++;
1256 void EndBlockTrampolinePool() {
1257 trampoline_pool_blocked_nesting_--;
1260 bool is_trampoline_pool_blocked() const {
1261 return trampoline_pool_blocked_nesting_ > 0;
1264 bool has_exception() const {
1265 return internal_trampoline_exception_;
1268 void DoubleAsTwoUInt32(double d, uint32_t* lo, uint32_t* hi);
1270 bool is_trampoline_emitted() const {
1271 return trampoline_emitted_;
1274 // Temporarily block automatic assembly buffer growth.
1275 void StartBlockGrowBuffer() {
1276 DCHECK(!block_buffer_growth_);
1277 block_buffer_growth_ = true;
1280 void EndBlockGrowBuffer() {
1281 DCHECK(block_buffer_growth_);
1282 block_buffer_growth_ = false;
1285 bool is_buffer_growth_blocked() const {
1286 return block_buffer_growth_;
1290 // Buffer size and constant pool distance are checked together at regular
1291 // intervals of kBufferCheckInterval emitted bytes.
1292 static const int kBufferCheckInterval = 1*KB/2;
1295 // The relocation writer's position is at least kGap bytes below the end of
1296 // the generated instructions. This is so that multi-instruction sequences do
1297 // not have to check for overflow. The same is true for writes of large
1298 // relocation info entries.
1299 static const int kGap = 32;
1302 // Repeated checking whether the trampoline pool should be emitted is rather
1303 // expensive. By default we only check again once a number of instructions
1304 // has been generated.
1305 static const int kCheckConstIntervalInst = 32;
1306 static const int kCheckConstInterval = kCheckConstIntervalInst * kInstrSize;
1308 int next_buffer_check_; // pc offset of next buffer check.
1310 // Emission of the trampoline pool may be blocked in some code sequences.
1311 int trampoline_pool_blocked_nesting_; // Block emission if this is not zero.
1312 int no_trampoline_pool_before_; // Block emission before this pc offset.
1314 // Keep track of the last emitted pool to guarantee a maximal distance.
1315 int last_trampoline_pool_end_; // pc offset of the end of the last pool.
1317 // Automatic growth of the assembly buffer may be blocked for some sequences.
1318 bool block_buffer_growth_; // Block growth when true.
1320 // Relocation information generation.
1321 // Each relocation is encoded as a variable size value.
1322 static const int kMaxRelocSize = RelocInfoWriter::kMaxSize;
1323 RelocInfoWriter reloc_info_writer;
1325 // The bound position, before this we cannot do instruction elimination.
1326 int last_bound_pos_;
1329 inline void CheckBuffer();
1331 inline void emit(Instr x);
1332 inline void emit(uint64_t x);
1333 inline void CheckTrampolinePoolQuick(int extra_instructions = 0);
1335 // Instruction generation.
1336 // We have 3 different kind of encoding layout on MIPS.
1337 // However due to many different types of objects encoded in the same fields
1338 // we have quite a few aliases for each mode.
1339 // Using the same structure to refer to Register and FPURegister would spare a
1340 // few aliases, but mixing both does not look clean to me.
1341 // Anyway we could surely implement this differently.
1343 void GenInstrRegister(Opcode opcode,
1348 SecondaryField func = NULLSF);
1350 void GenInstrRegister(Opcode opcode,
1355 SecondaryField func);
1357 void GenInstrRegister(Opcode opcode,
1362 SecondaryField func = NULLSF);
1364 void GenInstrRegister(Opcode opcode,
1369 SecondaryField func = NULLSF);
1371 void GenInstrRegister(Opcode opcode,
1376 SecondaryField func = NULLSF);
1378 void GenInstrRegister(Opcode opcode,
1381 FPUControlRegister fs,
1382 SecondaryField func = NULLSF);
1385 void GenInstrImmediate(Opcode opcode,
1389 void GenInstrImmediate(Opcode opcode,
1393 void GenInstrImmediate(Opcode opcode,
1397 void GenInstrImmediate(Opcode opcode, Register rs, int32_t j);
1398 void GenInstrImmediate(Opcode opcode, int32_t offset26);
1401 void GenInstrJump(Opcode opcode,
1405 void LoadRegPlusOffsetToAt(const MemOperand& src);
1408 void print(Label* L);
1409 void bind_to(Label* L, int pos);
1410 void next(Label* L, bool is_internal);
1412 // One trampoline consists of:
1413 // - space for trampoline slots,
1414 // - space for labels.
1416 // Space for trampoline slots is equal to slot_count * 2 * kInstrSize.
1417 // Space for trampoline slots preceeds space for labels. Each label is of one
1418 // instruction size, so total amount for labels is equal to
1419 // label_count * kInstrSize.
1425 free_slot_count_ = 0;
1428 Trampoline(int start, int slot_count) {
1431 free_slot_count_ = slot_count;
1432 end_ = start + slot_count * kTrampolineSlotsSize;
1441 int trampoline_slot = kInvalidSlotPos;
1442 if (free_slot_count_ <= 0) {
1443 // We have run out of space on trampolines.
1444 // Make sure we fail in debug mode, so we become aware of each case
1445 // when this happens.
1447 // Internal exception will be caught.
1449 trampoline_slot = next_slot_;
1451 next_slot_ += kTrampolineSlotsSize;
1453 return trampoline_slot;
1460 int free_slot_count_;
1463 int32_t get_trampoline_entry(int32_t pos);
1464 int unbound_labels_count_;
1465 // After trampoline is emitted, long branches are used in generated code for
1466 // the forward branches whose target offsets could be beyond reach of branch
1467 // instruction. We use this information to trigger different mode of
1468 // branch instruction generation, where we use jump instructions rather
1469 // than regular branch instructions.
1470 bool trampoline_emitted_;
1471 static const int kTrampolineSlotsSize = 2 * kInstrSize;
1472 static const int kMaxBranchOffset = (1 << (18 - 1)) - 1;
1473 static const int kInvalidSlotPos = -1;
1475 // Internal reference positions, required for unbounded internal reference
1477 std::set<int64_t> internal_reference_positions_;
1479 Trampoline trampoline_;
1480 bool internal_trampoline_exception_;
1482 friend class RegExpMacroAssemblerMIPS;
1483 friend class RelocInfo;
1484 friend class CodePatcher;
1485 friend class BlockTrampolinePoolScope;
1487 PositionsRecorder positions_recorder_;
1488 friend class PositionsRecorder;
1489 friend class EnsureSpace;
1493 class EnsureSpace BASE_EMBEDDED {
1495 explicit EnsureSpace(Assembler* assembler) {
1496 assembler->CheckBuffer();
1500 } } // namespace v8::internal
1502 #endif // V8_ARM_ASSEMBLER_MIPS_H_