1 // Copyright 2014 the V8 project authors. All rights reserved.
2 // Use of this source code is governed by a BSD-style license that can be
3 // found in the LICENSE file.
5 #ifndef V8_COMPILER_ARM64_INSTRUCTION_CODES_ARM64_H_
6 #define V8_COMPILER_ARM64_INSTRUCTION_CODES_ARM64_H_
12 // ARM64-specific opcodes that specify which assembly sequence to emit.
13 // Most opcodes specify a single instruction.
14 #define TARGET_ARCH_OPCODE_LIST(V) \
71 V(Arm64PokePairZero) \
80 V(Arm64Float32ToFloat64) \
81 V(Arm64Float64ToFloat32) \
82 V(Arm64Float64ToInt32) \
83 V(Arm64Float64ToUint32) \
84 V(Arm64Int32ToFloat64) \
85 V(Arm64Uint32ToFloat64) \
100 V(Arm64StoreWriteBarrier)
103 // Addressing modes represent the "shape" of inputs to an instruction.
104 // Many instructions support multiple addressing modes. Addressing modes
105 // are encoded into the InstructionCode of the instruction and tell the
106 // code generator after register allocation which assembler method to call.
108 // We use the following local notation for addressing modes:
111 // O = register or stack slot
112 // D = double register
113 // I = immediate (handle, external, int32)
114 // MRI = [register + immediate]
115 // MRR = [register + register]
116 #define TARGET_ADDRESSING_MODE_LIST(V) \
117 V(MRI) /* [%r0 + K] */ \
118 V(MRR) /* [%r0 + %r1] */
120 } // namespace internal
121 } // namespace compiler
124 #endif // V8_COMPILER_ARM64_INSTRUCTION_CODES_ARM64_H_