1 // Copyright 2014 the V8 project authors. All rights reserved.
2 // Use of this source code is governed by a BSD-style license that can be
3 // found in the LICENSE file.
5 #ifndef V8_COMPILER_ARM64_INSTRUCTION_CODES_ARM64_H_
6 #define V8_COMPILER_ARM64_INSTRUCTION_CODES_ARM64_H_
12 // ARM64-specific opcodes that specify which assembly sequence to emit.
13 // Most opcodes specify a single instruction.
14 #define TARGET_ARCH_OPCODE_LIST(V) \
79 V(Arm64PokePairZero) \
88 V(Arm64Float64Floor) \
90 V(Arm64Float64RoundTruncate) \
91 V(Arm64Float64RoundTiesAway) \
92 V(Arm64Float32ToFloat64) \
93 V(Arm64Float64ToFloat32) \
94 V(Arm64Float64ToInt32) \
95 V(Arm64Float64ToUint32) \
96 V(Arm64Int32ToFloat64) \
97 V(Arm64Uint32ToFloat64) \
112 V(Arm64StoreWriteBarrier)
115 // Addressing modes represent the "shape" of inputs to an instruction.
116 // Many instructions support multiple addressing modes. Addressing modes
117 // are encoded into the InstructionCode of the instruction and tell the
118 // code generator after register allocation which assembler method to call.
120 // We use the following local notation for addressing modes:
123 // O = register or stack slot
124 // D = double register
125 // I = immediate (handle, external, int32)
126 // MRI = [register + immediate]
127 // MRR = [register + register]
128 #define TARGET_ADDRESSING_MODE_LIST(V) \
129 V(MRI) /* [%r0 + K] */ \
130 V(MRR) /* [%r0 + %r1] */ \
131 V(Operand2_R_LSL_I) /* %r0 LSL K */ \
132 V(Operand2_R_LSR_I) /* %r0 LSR K */ \
133 V(Operand2_R_ASR_I) /* %r0 ASR K */ \
134 V(Operand2_R_ROR_I) /* %r0 ROR K */
136 } // namespace internal
137 } // namespace compiler
140 #endif // V8_COMPILER_ARM64_INSTRUCTION_CODES_ARM64_H_