1 // SPDX-License-Identifier: GPL-2.0-only
3 * tegra30_i2s.c - Tegra30 I2S driver
5 * Author: Stephen Warren <swarren@nvidia.com>
6 * Copyright (c) 2010-2012, NVIDIA CORPORATION. All rights reserved.
8 * Based on code copyright/by:
10 * Copyright (c) 2009-2010, NVIDIA Corporation.
11 * Scott Peterson <speterson@nvidia.com>
13 * Copyright (C) 2010 Google, Inc.
14 * Iliyan Malchev <malchev@google.com>
17 #include <linux/clk.h>
18 #include <linux/device.h>
20 #include <linux/module.h>
22 #include <linux/of_device.h>
23 #include <linux/platform_device.h>
24 #include <linux/pm_runtime.h>
25 #include <linux/regmap.h>
26 #include <linux/slab.h>
27 #include <sound/core.h>
28 #include <sound/pcm.h>
29 #include <sound/pcm_params.h>
30 #include <sound/soc.h>
31 #include <sound/dmaengine_pcm.h>
33 #include "tegra30_ahub.h"
34 #include "tegra30_i2s.h"
36 #define DRV_NAME "tegra30-i2s"
38 static int tegra30_i2s_runtime_suspend(struct device *dev)
40 struct tegra30_i2s *i2s = dev_get_drvdata(dev);
42 regcache_cache_only(i2s->regmap, true);
44 clk_disable_unprepare(i2s->clk_i2s);
49 static int tegra30_i2s_runtime_resume(struct device *dev)
51 struct tegra30_i2s *i2s = dev_get_drvdata(dev);
54 ret = clk_prepare_enable(i2s->clk_i2s);
56 dev_err(dev, "clk_enable failed: %d\n", ret);
60 regcache_cache_only(i2s->regmap, false);
65 static int tegra30_i2s_set_fmt(struct snd_soc_dai *dai,
68 struct tegra30_i2s *i2s = snd_soc_dai_get_drvdata(dai);
69 unsigned int mask = 0, val = 0;
71 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
72 case SND_SOC_DAIFMT_NB_NF:
78 mask |= TEGRA30_I2S_CTRL_MASTER_ENABLE;
79 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
80 case SND_SOC_DAIFMT_CBS_CFS:
81 val |= TEGRA30_I2S_CTRL_MASTER_ENABLE;
83 case SND_SOC_DAIFMT_CBM_CFM:
89 mask |= TEGRA30_I2S_CTRL_FRAME_FORMAT_MASK |
90 TEGRA30_I2S_CTRL_LRCK_MASK;
91 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
92 case SND_SOC_DAIFMT_DSP_A:
93 val |= TEGRA30_I2S_CTRL_FRAME_FORMAT_FSYNC;
94 val |= TEGRA30_I2S_CTRL_LRCK_L_LOW;
96 case SND_SOC_DAIFMT_DSP_B:
97 val |= TEGRA30_I2S_CTRL_FRAME_FORMAT_FSYNC;
98 val |= TEGRA30_I2S_CTRL_LRCK_R_LOW;
100 case SND_SOC_DAIFMT_I2S:
101 val |= TEGRA30_I2S_CTRL_FRAME_FORMAT_LRCK;
102 val |= TEGRA30_I2S_CTRL_LRCK_L_LOW;
104 case SND_SOC_DAIFMT_RIGHT_J:
105 val |= TEGRA30_I2S_CTRL_FRAME_FORMAT_LRCK;
106 val |= TEGRA30_I2S_CTRL_LRCK_L_LOW;
108 case SND_SOC_DAIFMT_LEFT_J:
109 val |= TEGRA30_I2S_CTRL_FRAME_FORMAT_LRCK;
110 val |= TEGRA30_I2S_CTRL_LRCK_L_LOW;
116 pm_runtime_get_sync(dai->dev);
117 regmap_update_bits(i2s->regmap, TEGRA30_I2S_CTRL, mask, val);
118 pm_runtime_put(dai->dev);
123 static int tegra30_i2s_hw_params(struct snd_pcm_substream *substream,
124 struct snd_pcm_hw_params *params,
125 struct snd_soc_dai *dai)
127 struct device *dev = dai->dev;
128 struct tegra30_i2s *i2s = snd_soc_dai_get_drvdata(dai);
129 unsigned int mask, val, reg;
130 int ret, sample_size, srate, i2sclock, bitcnt;
131 struct tegra30_ahub_cif_conf cif_conf;
133 if (params_channels(params) != 2)
136 mask = TEGRA30_I2S_CTRL_BIT_SIZE_MASK;
137 switch (params_format(params)) {
138 case SNDRV_PCM_FORMAT_S16_LE:
139 val = TEGRA30_I2S_CTRL_BIT_SIZE_16;
146 regmap_update_bits(i2s->regmap, TEGRA30_I2S_CTRL, mask, val);
148 srate = params_rate(params);
150 /* Final "* 2" required by Tegra hardware */
151 i2sclock = srate * params_channels(params) * sample_size * 2;
153 bitcnt = (i2sclock / (2 * srate)) - 1;
154 if (bitcnt < 0 || bitcnt > TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US)
157 ret = clk_set_rate(i2s->clk_i2s, i2sclock);
159 dev_err(dev, "Can't set I2S clock rate: %d\n", ret);
163 val = bitcnt << TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT;
165 if (i2sclock % (2 * srate))
166 val |= TEGRA30_I2S_TIMING_NON_SYM_ENABLE;
168 regmap_write(i2s->regmap, TEGRA30_I2S_TIMING, val);
170 cif_conf.threshold = 0;
171 cif_conf.audio_channels = 2;
172 cif_conf.client_channels = 2;
173 cif_conf.audio_bits = TEGRA30_AUDIOCIF_BITS_16;
174 cif_conf.client_bits = TEGRA30_AUDIOCIF_BITS_16;
176 cif_conf.stereo_conv = 0;
177 cif_conf.replicate = 0;
178 cif_conf.truncate = 0;
179 cif_conf.mono_conv = 0;
181 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
182 cif_conf.direction = TEGRA30_AUDIOCIF_DIRECTION_RX;
183 reg = TEGRA30_I2S_CIF_RX_CTRL;
185 cif_conf.direction = TEGRA30_AUDIOCIF_DIRECTION_TX;
186 reg = TEGRA30_I2S_CIF_TX_CTRL;
189 i2s->soc_data->set_audio_cif(i2s->regmap, reg, &cif_conf);
191 val = (1 << TEGRA30_I2S_OFFSET_RX_DATA_OFFSET_SHIFT) |
192 (1 << TEGRA30_I2S_OFFSET_TX_DATA_OFFSET_SHIFT);
193 regmap_write(i2s->regmap, TEGRA30_I2S_OFFSET, val);
198 static void tegra30_i2s_start_playback(struct tegra30_i2s *i2s)
200 tegra30_ahub_enable_tx_fifo(i2s->playback_fifo_cif);
201 regmap_update_bits(i2s->regmap, TEGRA30_I2S_CTRL,
202 TEGRA30_I2S_CTRL_XFER_EN_TX,
203 TEGRA30_I2S_CTRL_XFER_EN_TX);
206 static void tegra30_i2s_stop_playback(struct tegra30_i2s *i2s)
208 tegra30_ahub_disable_tx_fifo(i2s->playback_fifo_cif);
209 regmap_update_bits(i2s->regmap, TEGRA30_I2S_CTRL,
210 TEGRA30_I2S_CTRL_XFER_EN_TX, 0);
213 static void tegra30_i2s_start_capture(struct tegra30_i2s *i2s)
215 tegra30_ahub_enable_rx_fifo(i2s->capture_fifo_cif);
216 regmap_update_bits(i2s->regmap, TEGRA30_I2S_CTRL,
217 TEGRA30_I2S_CTRL_XFER_EN_RX,
218 TEGRA30_I2S_CTRL_XFER_EN_RX);
221 static void tegra30_i2s_stop_capture(struct tegra30_i2s *i2s)
223 tegra30_ahub_disable_rx_fifo(i2s->capture_fifo_cif);
224 regmap_update_bits(i2s->regmap, TEGRA30_I2S_CTRL,
225 TEGRA30_I2S_CTRL_XFER_EN_RX, 0);
228 static int tegra30_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
229 struct snd_soc_dai *dai)
231 struct tegra30_i2s *i2s = snd_soc_dai_get_drvdata(dai);
234 case SNDRV_PCM_TRIGGER_START:
235 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
236 case SNDRV_PCM_TRIGGER_RESUME:
237 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
238 tegra30_i2s_start_playback(i2s);
240 tegra30_i2s_start_capture(i2s);
242 case SNDRV_PCM_TRIGGER_STOP:
243 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
244 case SNDRV_PCM_TRIGGER_SUSPEND:
245 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
246 tegra30_i2s_stop_playback(i2s);
248 tegra30_i2s_stop_capture(i2s);
257 static int tegra30_i2s_probe(struct snd_soc_dai *dai)
259 struct tegra30_i2s *i2s = snd_soc_dai_get_drvdata(dai);
261 dai->capture_dma_data = &i2s->capture_dma_data;
262 dai->playback_dma_data = &i2s->playback_dma_data;
267 static const struct snd_soc_dai_ops tegra30_i2s_dai_ops = {
268 .set_fmt = tegra30_i2s_set_fmt,
269 .hw_params = tegra30_i2s_hw_params,
270 .trigger = tegra30_i2s_trigger,
273 static const struct snd_soc_dai_driver tegra30_i2s_dai_template = {
274 .probe = tegra30_i2s_probe,
276 .stream_name = "Playback",
279 .rates = SNDRV_PCM_RATE_8000_96000,
280 .formats = SNDRV_PCM_FMTBIT_S16_LE,
283 .stream_name = "Capture",
286 .rates = SNDRV_PCM_RATE_8000_96000,
287 .formats = SNDRV_PCM_FMTBIT_S16_LE,
289 .ops = &tegra30_i2s_dai_ops,
290 .symmetric_rates = 1,
293 static const struct snd_soc_component_driver tegra30_i2s_component = {
297 static bool tegra30_i2s_wr_rd_reg(struct device *dev, unsigned int reg)
300 case TEGRA30_I2S_CTRL:
301 case TEGRA30_I2S_TIMING:
302 case TEGRA30_I2S_OFFSET:
303 case TEGRA30_I2S_CH_CTRL:
304 case TEGRA30_I2S_SLOT_CTRL:
305 case TEGRA30_I2S_CIF_RX_CTRL:
306 case TEGRA30_I2S_CIF_TX_CTRL:
307 case TEGRA30_I2S_FLOWCTL:
308 case TEGRA30_I2S_TX_STEP:
309 case TEGRA30_I2S_FLOW_STATUS:
310 case TEGRA30_I2S_FLOW_TOTAL:
311 case TEGRA30_I2S_FLOW_OVER:
312 case TEGRA30_I2S_FLOW_UNDER:
313 case TEGRA30_I2S_LCOEF_1_4_0:
314 case TEGRA30_I2S_LCOEF_1_4_1:
315 case TEGRA30_I2S_LCOEF_1_4_2:
316 case TEGRA30_I2S_LCOEF_1_4_3:
317 case TEGRA30_I2S_LCOEF_1_4_4:
318 case TEGRA30_I2S_LCOEF_1_4_5:
319 case TEGRA30_I2S_LCOEF_2_4_0:
320 case TEGRA30_I2S_LCOEF_2_4_1:
321 case TEGRA30_I2S_LCOEF_2_4_2:
328 static bool tegra30_i2s_volatile_reg(struct device *dev, unsigned int reg)
331 case TEGRA30_I2S_FLOW_STATUS:
332 case TEGRA30_I2S_FLOW_TOTAL:
333 case TEGRA30_I2S_FLOW_OVER:
334 case TEGRA30_I2S_FLOW_UNDER:
341 static const struct regmap_config tegra30_i2s_regmap_config = {
345 .max_register = TEGRA30_I2S_LCOEF_2_4_2,
346 .writeable_reg = tegra30_i2s_wr_rd_reg,
347 .readable_reg = tegra30_i2s_wr_rd_reg,
348 .volatile_reg = tegra30_i2s_volatile_reg,
349 .cache_type = REGCACHE_FLAT,
352 static const struct tegra30_i2s_soc_data tegra30_i2s_config = {
353 .set_audio_cif = tegra30_ahub_set_cif,
356 static const struct tegra30_i2s_soc_data tegra124_i2s_config = {
357 .set_audio_cif = tegra124_ahub_set_cif,
360 static const struct of_device_id tegra30_i2s_of_match[] = {
361 { .compatible = "nvidia,tegra124-i2s", .data = &tegra124_i2s_config },
362 { .compatible = "nvidia,tegra30-i2s", .data = &tegra30_i2s_config },
366 static int tegra30_i2s_platform_probe(struct platform_device *pdev)
368 struct tegra30_i2s *i2s;
369 const struct of_device_id *match;
371 struct resource *mem;
375 i2s = devm_kzalloc(&pdev->dev, sizeof(struct tegra30_i2s), GFP_KERNEL);
380 dev_set_drvdata(&pdev->dev, i2s);
382 match = of_match_device(tegra30_i2s_of_match, &pdev->dev);
384 dev_err(&pdev->dev, "Error: No device match found\n");
388 i2s->soc_data = (struct tegra30_i2s_soc_data *)match->data;
390 i2s->dai = tegra30_i2s_dai_template;
391 i2s->dai.name = dev_name(&pdev->dev);
393 ret = of_property_read_u32_array(pdev->dev.of_node,
394 "nvidia,ahub-cif-ids", cif_ids,
395 ARRAY_SIZE(cif_ids));
399 i2s->playback_i2s_cif = cif_ids[0];
400 i2s->capture_i2s_cif = cif_ids[1];
402 i2s->clk_i2s = clk_get(&pdev->dev, NULL);
403 if (IS_ERR(i2s->clk_i2s)) {
404 dev_err(&pdev->dev, "Can't retrieve i2s clock\n");
405 ret = PTR_ERR(i2s->clk_i2s);
409 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
410 regs = devm_ioremap_resource(&pdev->dev, mem);
416 i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
417 &tegra30_i2s_regmap_config);
418 if (IS_ERR(i2s->regmap)) {
419 dev_err(&pdev->dev, "regmap init failed\n");
420 ret = PTR_ERR(i2s->regmap);
423 regcache_cache_only(i2s->regmap, true);
425 pm_runtime_enable(&pdev->dev);
426 if (!pm_runtime_enabled(&pdev->dev)) {
427 ret = tegra30_i2s_runtime_resume(&pdev->dev);
432 i2s->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
433 i2s->playback_dma_data.maxburst = 4;
434 ret = tegra30_ahub_allocate_tx_fifo(&i2s->playback_fifo_cif,
435 i2s->playback_dma_chan,
436 sizeof(i2s->playback_dma_chan),
437 &i2s->playback_dma_data.addr);
439 dev_err(&pdev->dev, "Could not alloc TX FIFO: %d\n", ret);
442 ret = tegra30_ahub_set_rx_cif_source(i2s->playback_i2s_cif,
443 i2s->playback_fifo_cif);
445 dev_err(&pdev->dev, "Could not route TX FIFO: %d\n", ret);
446 goto err_free_tx_fifo;
449 i2s->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
450 i2s->capture_dma_data.maxburst = 4;
451 ret = tegra30_ahub_allocate_rx_fifo(&i2s->capture_fifo_cif,
452 i2s->capture_dma_chan,
453 sizeof(i2s->capture_dma_chan),
454 &i2s->capture_dma_data.addr);
456 dev_err(&pdev->dev, "Could not alloc RX FIFO: %d\n", ret);
457 goto err_unroute_tx_fifo;
459 ret = tegra30_ahub_set_rx_cif_source(i2s->capture_fifo_cif,
460 i2s->capture_i2s_cif);
462 dev_err(&pdev->dev, "Could not route TX FIFO: %d\n", ret);
463 goto err_free_rx_fifo;
466 ret = snd_soc_register_component(&pdev->dev, &tegra30_i2s_component,
469 dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
471 goto err_unroute_rx_fifo;
474 ret = tegra_pcm_platform_register_with_chan_names(&pdev->dev,
475 &i2s->dma_config, i2s->playback_dma_chan,
476 i2s->capture_dma_chan);
478 dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
479 goto err_unregister_component;
484 err_unregister_component:
485 snd_soc_unregister_component(&pdev->dev);
487 tegra30_ahub_unset_rx_cif_source(i2s->capture_fifo_cif);
489 tegra30_ahub_free_rx_fifo(i2s->capture_fifo_cif);
491 tegra30_ahub_unset_rx_cif_source(i2s->playback_i2s_cif);
493 tegra30_ahub_free_tx_fifo(i2s->playback_fifo_cif);
495 if (!pm_runtime_status_suspended(&pdev->dev))
496 tegra30_i2s_runtime_suspend(&pdev->dev);
498 pm_runtime_disable(&pdev->dev);
500 clk_put(i2s->clk_i2s);
505 static int tegra30_i2s_platform_remove(struct platform_device *pdev)
507 struct tegra30_i2s *i2s = dev_get_drvdata(&pdev->dev);
509 pm_runtime_disable(&pdev->dev);
510 if (!pm_runtime_status_suspended(&pdev->dev))
511 tegra30_i2s_runtime_suspend(&pdev->dev);
513 tegra_pcm_platform_unregister(&pdev->dev);
514 snd_soc_unregister_component(&pdev->dev);
516 tegra30_ahub_unset_rx_cif_source(i2s->capture_fifo_cif);
517 tegra30_ahub_free_rx_fifo(i2s->capture_fifo_cif);
519 tegra30_ahub_unset_rx_cif_source(i2s->playback_i2s_cif);
520 tegra30_ahub_free_tx_fifo(i2s->playback_fifo_cif);
522 clk_put(i2s->clk_i2s);
527 #ifdef CONFIG_PM_SLEEP
528 static int tegra30_i2s_suspend(struct device *dev)
530 struct tegra30_i2s *i2s = dev_get_drvdata(dev);
532 regcache_mark_dirty(i2s->regmap);
537 static int tegra30_i2s_resume(struct device *dev)
539 struct tegra30_i2s *i2s = dev_get_drvdata(dev);
542 ret = pm_runtime_get_sync(dev);
545 ret = regcache_sync(i2s->regmap);
552 static const struct dev_pm_ops tegra30_i2s_pm_ops = {
553 SET_RUNTIME_PM_OPS(tegra30_i2s_runtime_suspend,
554 tegra30_i2s_runtime_resume, NULL)
555 SET_SYSTEM_SLEEP_PM_OPS(tegra30_i2s_suspend, tegra30_i2s_resume)
558 static struct platform_driver tegra30_i2s_driver = {
561 .of_match_table = tegra30_i2s_of_match,
562 .pm = &tegra30_i2s_pm_ops,
564 .probe = tegra30_i2s_platform_probe,
565 .remove = tegra30_i2s_platform_remove,
567 module_platform_driver(tegra30_i2s_driver);
569 MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
570 MODULE_DESCRIPTION("Tegra30 I2S ASoC driver");
571 MODULE_LICENSE("GPL");
572 MODULE_ALIAS("platform:" DRV_NAME);
573 MODULE_DEVICE_TABLE(of, tegra30_i2s_of_match);