2 * Fifo-attached Serial Interface (FSI) support for SH7724
4 * Copyright (C) 2009 Renesas Solutions Corp.
5 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
8 * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/delay.h>
16 #include <linux/pm_runtime.h>
18 #include <linux/slab.h>
19 #include <sound/soc.h>
20 #include <sound/sh_fsi.h>
23 #define DOFF_CTL 0x0004
24 #define DOFF_ST 0x0008
26 #define DIFF_CTL 0x0010
27 #define DIFF_ST 0x0014
32 #define MUTE_ST 0x0028
33 #define OUT_SEL 0x0030
34 #define REG_END OUT_SEL
36 #define A_MST_CTLR 0x0180
37 #define B_MST_CTLR 0x01A0
38 #define CPU_INT_ST 0x01F4
39 #define CPU_IEMSK 0x01F8
40 #define CPU_IMSK 0x01FC
45 #define CLK_RST 0x0210
46 #define SOFT_RST 0x0214
47 #define FIFO_SZ 0x0218
48 #define MREG_START A_MST_CTLR
49 #define MREG_END FIFO_SZ
53 #define CR_MONO (0x0 << 4)
54 #define CR_MONO_D (0x1 << 4)
55 #define CR_PCM (0x2 << 4)
56 #define CR_I2S (0x3 << 4)
57 #define CR_TDM (0x4 << 4)
58 #define CR_TDM_D (0x5 << 4)
59 #define CR_SPDIF 0x00100120
63 #define IRQ_HALF 0x00100000
64 #define FIFO_CLR 0x00000001
67 #define ERR_OVER 0x00000010
68 #define ERR_UNDER 0x00000001
69 #define ST_ERR (ERR_OVER | ERR_UNDER)
72 #define ACKMD_MASK 0x00007000
73 #define BPFMD_MASK 0x00000700
76 #define BP (1 << 4) /* Fix the signal of Biphase output */
77 #define SE (1 << 0) /* Fix the master clock */
80 #define B_CLK 0x00000010
81 #define A_CLK 0x00000001
84 #define INT_B_IN (1 << 12)
85 #define INT_B_OUT (1 << 8)
86 #define INT_A_IN (1 << 4)
87 #define INT_A_OUT (1 << 0)
90 #define PBSR (1 << 12) /* Port B Software Reset */
91 #define PASR (1 << 8) /* Port A Software Reset */
92 #define IR (1 << 4) /* Interrupt Reset */
93 #define FSISR (1 << 0) /* Software Reset */
96 #define OUT_SZ_MASK 0x7
100 #define FSI_RATES SNDRV_PCM_RATE_8000_96000
102 #define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)
104 /************************************************************************
110 ************************************************************************/
113 struct snd_pcm_substream *substream;
114 struct fsi_master *master;
138 struct fsi_priv fsia;
139 struct fsi_priv fsib;
140 struct fsi_core *core;
141 struct sh_fsi_platform_info *info;
145 /************************************************************************
148 basic read write function
151 ************************************************************************/
152 static void __fsi_reg_write(u32 reg, u32 data)
154 /* valid data area is 24bit */
157 __raw_writel(data, reg);
160 static u32 __fsi_reg_read(u32 reg)
162 return __raw_readl(reg);
165 static void __fsi_reg_mask_set(u32 reg, u32 mask, u32 data)
167 u32 val = __fsi_reg_read(reg);
172 __fsi_reg_write(reg, val);
175 static void fsi_reg_write(struct fsi_priv *fsi, u32 reg, u32 data)
178 pr_err("fsi: register access err (%s)\n", __func__);
182 __fsi_reg_write((u32)(fsi->base + reg), data);
185 static u32 fsi_reg_read(struct fsi_priv *fsi, u32 reg)
188 pr_err("fsi: register access err (%s)\n", __func__);
192 return __fsi_reg_read((u32)(fsi->base + reg));
195 static void fsi_reg_mask_set(struct fsi_priv *fsi, u32 reg, u32 mask, u32 data)
198 pr_err("fsi: register access err (%s)\n", __func__);
202 __fsi_reg_mask_set((u32)(fsi->base + reg), mask, data);
205 static void fsi_master_write(struct fsi_master *master, u32 reg, u32 data)
209 if ((reg < MREG_START) ||
211 pr_err("fsi: register access err (%s)\n", __func__);
215 spin_lock_irqsave(&master->lock, flags);
216 __fsi_reg_write((u32)(master->base + reg), data);
217 spin_unlock_irqrestore(&master->lock, flags);
220 static u32 fsi_master_read(struct fsi_master *master, u32 reg)
225 if ((reg < MREG_START) ||
227 pr_err("fsi: register access err (%s)\n", __func__);
231 spin_lock_irqsave(&master->lock, flags);
232 ret = __fsi_reg_read((u32)(master->base + reg));
233 spin_unlock_irqrestore(&master->lock, flags);
238 static void fsi_master_mask_set(struct fsi_master *master,
239 u32 reg, u32 mask, u32 data)
243 if ((reg < MREG_START) ||
245 pr_err("fsi: register access err (%s)\n", __func__);
249 spin_lock_irqsave(&master->lock, flags);
250 __fsi_reg_mask_set((u32)(master->base + reg), mask, data);
251 spin_unlock_irqrestore(&master->lock, flags);
254 /************************************************************************
260 ************************************************************************/
261 static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
266 static int fsi_is_port_a(struct fsi_priv *fsi)
268 return fsi->master->base == fsi->base;
271 static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
273 struct snd_soc_pcm_runtime *rtd = substream->private_data;
274 struct snd_soc_dai_link *machine = rtd->dai;
276 return machine->cpu_dai;
279 static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
281 struct snd_soc_dai *dai = fsi_get_dai(substream);
283 return dai->private_data;
286 static u32 fsi_get_info_flags(struct fsi_priv *fsi)
288 int is_porta = fsi_is_port_a(fsi);
289 struct fsi_master *master = fsi_get_master(fsi);
291 return is_porta ? master->info->porta_flags :
292 master->info->portb_flags;
295 static int fsi_is_master_mode(struct fsi_priv *fsi, int is_play)
298 u32 flags = fsi_get_info_flags(fsi);
300 mode = is_play ? SH_FSI_OUT_SLAVE_MODE : SH_FSI_IN_SLAVE_MODE;
307 return (mode & flags) != mode;
310 static u32 fsi_port_ab_io_bit(struct fsi_priv *fsi, int is_play)
312 int is_porta = fsi_is_port_a(fsi);
316 data = is_play ? (1 << 0) : (1 << 4);
318 data = is_play ? (1 << 8) : (1 << 12);
323 static void fsi_stream_push(struct fsi_priv *fsi,
324 struct snd_pcm_substream *substream,
328 fsi->substream = substream;
329 fsi->buffer_len = buffer_len;
330 fsi->period_len = period_len;
331 fsi->byte_offset = 0;
335 static void fsi_stream_pop(struct fsi_priv *fsi)
337 fsi->substream = NULL;
340 fsi->byte_offset = 0;
344 static int fsi_get_fifo_residue(struct fsi_priv *fsi, int is_play)
347 u32 reg = is_play ? DOFF_ST : DIFF_ST;
350 status = fsi_reg_read(fsi, reg);
351 residue = 0x1ff & (status >> 8);
352 residue *= fsi->chan;
357 /************************************************************************
363 ************************************************************************/
364 static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
366 u32 data = fsi_port_ab_io_bit(fsi, is_play);
367 struct fsi_master *master = fsi_get_master(fsi);
369 fsi_master_mask_set(master, master->core->imsk, data, data);
370 fsi_master_mask_set(master, master->core->iemsk, data, data);
373 static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
375 u32 data = fsi_port_ab_io_bit(fsi, is_play);
376 struct fsi_master *master = fsi_get_master(fsi);
378 fsi_master_mask_set(master, master->core->imsk, data, 0);
379 fsi_master_mask_set(master, master->core->iemsk, data, 0);
382 static u32 fsi_irq_get_status(struct fsi_master *master)
384 return fsi_master_read(master, master->core->int_st);
387 static void fsi_irq_clear_all_status(struct fsi_master *master)
389 fsi_master_write(master, master->core->int_st, 0);
392 static void fsi_irq_clear_status(struct fsi_priv *fsi)
395 struct fsi_master *master = fsi_get_master(fsi);
397 data |= fsi_port_ab_io_bit(fsi, 0);
398 data |= fsi_port_ab_io_bit(fsi, 1);
400 /* clear interrupt factor */
401 fsi_master_mask_set(master, master->core->int_st, data, 0);
404 /************************************************************************
407 SPDIF master clock function
409 These functions are used later FSI2
410 ************************************************************************/
411 static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
413 struct fsi_master *master = fsi_get_master(fsi);
416 if (master->core->ver < 2) {
417 pr_err("fsi: register access err (%s)\n", __func__);
422 fsi_master_mask_set(master, fsi->mst_ctrl, val, val);
424 fsi_master_mask_set(master, fsi->mst_ctrl, val, 0);
427 /************************************************************************
433 ************************************************************************/
434 static void fsi_clk_ctrl(struct fsi_priv *fsi, int enable)
436 u32 val = fsi_is_port_a(fsi) ? (1 << 0) : (1 << 4);
437 struct fsi_master *master = fsi_get_master(fsi);
440 fsi_master_mask_set(master, CLK_RST, val, val);
442 fsi_master_mask_set(master, CLK_RST, val, 0);
445 static void fsi_fifo_init(struct fsi_priv *fsi,
447 struct snd_soc_dai *dai)
449 struct fsi_master *master = fsi_get_master(fsi);
452 /* get on-chip RAM capacity */
453 shift = fsi_master_read(master, FIFO_SZ);
454 shift >>= fsi_is_port_a(fsi) ? AO_SZ_SHIFT : BO_SZ_SHIFT;
455 shift &= OUT_SZ_MASK;
456 fsi->fifo_max = 256 << shift;
457 dev_dbg(dai->dev, "fifo = %d words\n", fsi->fifo_max);
460 * The maximum number of sample data varies depending
461 * on the number of channels selected for the format.
463 * FIFOs are used in 4-channel units in 3-channel mode
464 * and in 8-channel units in 5- to 7-channel mode
465 * meaning that more FIFOs than the required size of DPRAM
468 * ex) if 256 words of DP-RAM is connected
469 * 1 channel: 256 (256 x 1 = 256)
470 * 2 channels: 128 (128 x 2 = 256)
471 * 3 channels: 64 ( 64 x 3 = 192)
472 * 4 channels: 64 ( 64 x 4 = 256)
473 * 5 channels: 32 ( 32 x 5 = 160)
474 * 6 channels: 32 ( 32 x 6 = 192)
475 * 7 channels: 32 ( 32 x 7 = 224)
476 * 8 channels: 32 ( 32 x 8 = 256)
478 for (i = 1; i < fsi->chan; i <<= 1)
480 dev_dbg(dai->dev, "%d channel %d store\n", fsi->chan, fsi->fifo_max);
482 ctrl = is_play ? DOFF_CTL : DIFF_CTL;
484 /* set interrupt generation factor */
485 fsi_reg_write(fsi, ctrl, IRQ_HALF);
488 fsi_reg_mask_set(fsi, ctrl, FIFO_CLR, FIFO_CLR);
491 static void fsi_soft_all_reset(struct fsi_master *master)
494 fsi_master_mask_set(master, SOFT_RST, PASR | PBSR, 0);
498 fsi_master_mask_set(master, SOFT_RST, FSISR, 0);
499 fsi_master_mask_set(master, SOFT_RST, FSISR, FSISR);
503 /* playback interrupt */
504 static int fsi_data_push(struct fsi_priv *fsi, int startup)
506 struct snd_pcm_runtime *runtime;
507 struct snd_pcm_substream *substream = NULL;
517 !fsi->substream->runtime)
521 substream = fsi->substream;
522 runtime = substream->runtime;
524 /* FSI FIFO has limit.
525 * So, this driver can not send periods data at a time
527 if (fsi->byte_offset >=
528 fsi->period_len * (fsi->periods + 1)) {
531 fsi->periods = (fsi->periods + 1) % runtime->periods;
533 if (0 == fsi->periods)
534 fsi->byte_offset = 0;
537 /* get 1 channel data width */
538 width = frames_to_bytes(runtime, 1) / fsi->chan;
540 /* get send size for alsa */
541 send = (fsi->buffer_len - fsi->byte_offset) / width;
543 /* get FIFO free size */
544 fifo_free = (fsi->fifo_max * fsi->chan) - fsi_get_fifo_residue(fsi, 1);
547 if (fifo_free < send)
550 start = runtime->dma_area;
551 start += fsi->byte_offset;
555 for (i = 0; i < send; i++)
556 fsi_reg_write(fsi, DODT,
557 ((u32)*((u16 *)start + i) << 8));
560 for (i = 0; i < send; i++)
561 fsi_reg_write(fsi, DODT, *((u32 *)start + i));
567 fsi->byte_offset += send * width;
569 status = fsi_reg_read(fsi, DOFF_ST);
571 struct snd_soc_dai *dai = fsi_get_dai(substream);
573 if (status & ERR_OVER)
574 dev_err(dai->dev, "over run\n");
575 if (status & ERR_UNDER)
576 dev_err(dai->dev, "under run\n");
578 fsi_reg_write(fsi, DOFF_ST, 0);
580 fsi_irq_enable(fsi, 1);
583 snd_pcm_period_elapsed(substream);
588 static int fsi_data_pop(struct fsi_priv *fsi, int startup)
590 struct snd_pcm_runtime *runtime;
591 struct snd_pcm_substream *substream = NULL;
601 !fsi->substream->runtime)
605 substream = fsi->substream;
606 runtime = substream->runtime;
608 /* FSI FIFO has limit.
609 * So, this driver can not send periods data at a time
611 if (fsi->byte_offset >=
612 fsi->period_len * (fsi->periods + 1)) {
615 fsi->periods = (fsi->periods + 1) % runtime->periods;
617 if (0 == fsi->periods)
618 fsi->byte_offset = 0;
621 /* get 1 channel data width */
622 width = frames_to_bytes(runtime, 1) / fsi->chan;
624 /* get free space for alsa */
625 free = (fsi->buffer_len - fsi->byte_offset) / width;
628 fifo_fill = fsi_get_fifo_residue(fsi, 0);
630 if (free < fifo_fill)
633 start = runtime->dma_area;
634 start += fsi->byte_offset;
638 for (i = 0; i < fifo_fill; i++)
639 *((u16 *)start + i) =
640 (u16)(fsi_reg_read(fsi, DIDT) >> 8);
643 for (i = 0; i < fifo_fill; i++)
644 *((u32 *)start + i) = fsi_reg_read(fsi, DIDT);
650 fsi->byte_offset += fifo_fill * width;
652 status = fsi_reg_read(fsi, DIFF_ST);
654 struct snd_soc_dai *dai = fsi_get_dai(substream);
656 if (status & ERR_OVER)
657 dev_err(dai->dev, "over run\n");
658 if (status & ERR_UNDER)
659 dev_err(dai->dev, "under run\n");
661 fsi_reg_write(fsi, DIFF_ST, 0);
663 fsi_irq_enable(fsi, 0);
666 snd_pcm_period_elapsed(substream);
671 static irqreturn_t fsi_interrupt(int irq, void *data)
673 struct fsi_master *master = data;
674 u32 int_st = fsi_irq_get_status(master);
676 /* clear irq status */
677 fsi_master_mask_set(master, SOFT_RST, IR, 0);
678 fsi_master_mask_set(master, SOFT_RST, IR, IR);
680 if (int_st & INT_A_OUT)
681 fsi_data_push(&master->fsia, 0);
682 if (int_st & INT_B_OUT)
683 fsi_data_push(&master->fsib, 0);
684 if (int_st & INT_A_IN)
685 fsi_data_pop(&master->fsia, 0);
686 if (int_st & INT_B_IN)
687 fsi_data_pop(&master->fsib, 0);
689 fsi_irq_clear_all_status(master);
694 /************************************************************************
700 ************************************************************************/
701 static int fsi_dai_startup(struct snd_pcm_substream *substream,
702 struct snd_soc_dai *dai)
704 struct fsi_priv *fsi = fsi_get_priv(substream);
705 u32 flags = fsi_get_info_flags(fsi);
706 struct fsi_master *master = fsi_get_master(fsi);
710 int is_play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
714 pm_runtime_get_sync(dai->dev);
717 data = is_play ? (1 << 0) : (1 << 4);
718 is_master = fsi_is_master_mode(fsi, is_play);
720 fsi_reg_mask_set(fsi, CKG1, data, data);
722 fsi_reg_mask_set(fsi, CKG1, data, 0);
724 /* clock inversion (CKG2) */
726 if (SH_FSI_LRM_INV & flags)
728 if (SH_FSI_BRM_INV & flags)
730 if (SH_FSI_LRS_INV & flags)
732 if (SH_FSI_BRS_INV & flags)
735 fsi_reg_write(fsi, CKG2, data);
739 reg = is_play ? DO_FMT : DI_FMT;
740 fmt = is_play ? SH_FSI_GET_OFMT(flags) : SH_FSI_GET_IFMT(flags);
742 case SH_FSI_FMT_MONO:
746 case SH_FSI_FMT_MONO_DELAY:
759 fsi->chan = is_play ?
760 SH_FSI_GET_CH_O(flags) : SH_FSI_GET_CH_I(flags);
761 data = CR_TDM | (fsi->chan - 1);
763 case SH_FSI_FMT_TDM_DELAY:
764 fsi->chan = is_play ?
765 SH_FSI_GET_CH_O(flags) : SH_FSI_GET_CH_I(flags);
766 data = CR_TDM_D | (fsi->chan - 1);
768 case SH_FSI_FMT_SPDIF:
769 if (master->core->ver < 2) {
770 dev_err(dai->dev, "This FSI can not use SPDIF\n");
775 fsi_spdif_clk_ctrl(fsi, 1);
776 fsi_reg_mask_set(fsi, OUT_SEL, 0x0010, 0x0010);
779 dev_err(dai->dev, "unknown format.\n");
782 fsi_reg_write(fsi, reg, data);
785 fsi_irq_disable(fsi, is_play);
786 fsi_irq_clear_status(fsi);
789 fsi_fifo_init(fsi, is_play, dai);
794 static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
795 struct snd_soc_dai *dai)
797 struct fsi_priv *fsi = fsi_get_priv(substream);
798 int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
800 fsi_irq_disable(fsi, is_play);
801 fsi_clk_ctrl(fsi, 0);
803 pm_runtime_put_sync(dai->dev);
806 static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
807 struct snd_soc_dai *dai)
809 struct fsi_priv *fsi = fsi_get_priv(substream);
810 struct snd_pcm_runtime *runtime = substream->runtime;
811 int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
815 case SNDRV_PCM_TRIGGER_START:
816 fsi_stream_push(fsi, substream,
817 frames_to_bytes(runtime, runtime->buffer_size),
818 frames_to_bytes(runtime, runtime->period_size));
819 ret = is_play ? fsi_data_push(fsi, 1) : fsi_data_pop(fsi, 1);
821 case SNDRV_PCM_TRIGGER_STOP:
822 fsi_irq_disable(fsi, is_play);
830 static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
831 struct snd_pcm_hw_params *params,
832 struct snd_soc_dai *dai)
834 struct fsi_priv *fsi = fsi_get_priv(substream);
835 struct fsi_master *master = fsi_get_master(fsi);
836 int (*set_rate)(int is_porta, int rate) = master->info->set_rate;
837 int fsi_ver = master->core->ver;
838 int is_play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
841 /* if slave mode, set_rate is not needed */
842 if (!fsi_is_master_mode(fsi, is_play))
845 /* it is error if no set_rate */
849 ret = set_rate(fsi_is_port_a(fsi), params_rate(params));
853 switch (ret & SH_FSI_ACKMD_MASK) {
856 case SH_FSI_ACKMD_512:
859 case SH_FSI_ACKMD_256:
862 case SH_FSI_ACKMD_128:
865 case SH_FSI_ACKMD_64:
868 case SH_FSI_ACKMD_32:
870 dev_err(dai->dev, "unsupported ACKMD\n");
876 switch (ret & SH_FSI_BPFMD_MASK) {
879 case SH_FSI_BPFMD_32:
882 case SH_FSI_BPFMD_64:
885 case SH_FSI_BPFMD_128:
888 case SH_FSI_BPFMD_256:
891 case SH_FSI_BPFMD_512:
894 case SH_FSI_BPFMD_16:
896 dev_err(dai->dev, "unsupported ACKMD\n");
902 fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
904 fsi_clk_ctrl(fsi, 1);
912 static struct snd_soc_dai_ops fsi_dai_ops = {
913 .startup = fsi_dai_startup,
914 .shutdown = fsi_dai_shutdown,
915 .trigger = fsi_dai_trigger,
916 .hw_params = fsi_dai_hw_params,
919 /************************************************************************
925 ************************************************************************/
926 static struct snd_pcm_hardware fsi_pcm_hardware = {
927 .info = SNDRV_PCM_INFO_INTERLEAVED |
928 SNDRV_PCM_INFO_MMAP |
929 SNDRV_PCM_INFO_MMAP_VALID |
930 SNDRV_PCM_INFO_PAUSE,
937 .buffer_bytes_max = 64 * 1024,
938 .period_bytes_min = 32,
939 .period_bytes_max = 8192,
945 static int fsi_pcm_open(struct snd_pcm_substream *substream)
947 struct snd_pcm_runtime *runtime = substream->runtime;
950 snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);
952 ret = snd_pcm_hw_constraint_integer(runtime,
953 SNDRV_PCM_HW_PARAM_PERIODS);
958 static int fsi_hw_params(struct snd_pcm_substream *substream,
959 struct snd_pcm_hw_params *hw_params)
961 return snd_pcm_lib_malloc_pages(substream,
962 params_buffer_bytes(hw_params));
965 static int fsi_hw_free(struct snd_pcm_substream *substream)
967 return snd_pcm_lib_free_pages(substream);
970 static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
972 struct snd_pcm_runtime *runtime = substream->runtime;
973 struct fsi_priv *fsi = fsi_get_priv(substream);
976 location = (fsi->byte_offset - 1);
980 return bytes_to_frames(runtime, location);
983 static struct snd_pcm_ops fsi_pcm_ops = {
984 .open = fsi_pcm_open,
985 .ioctl = snd_pcm_lib_ioctl,
986 .hw_params = fsi_hw_params,
987 .hw_free = fsi_hw_free,
988 .pointer = fsi_pointer,
991 /************************************************************************
997 ************************************************************************/
998 #define PREALLOC_BUFFER (32 * 1024)
999 #define PREALLOC_BUFFER_MAX (32 * 1024)
1001 static void fsi_pcm_free(struct snd_pcm *pcm)
1003 snd_pcm_lib_preallocate_free_for_all(pcm);
1006 static int fsi_pcm_new(struct snd_card *card,
1007 struct snd_soc_dai *dai,
1008 struct snd_pcm *pcm)
1011 * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
1012 * in MMAP mode (i.e. aplay -M)
1014 return snd_pcm_lib_preallocate_pages_for_all(
1016 SNDRV_DMA_TYPE_CONTINUOUS,
1017 snd_dma_continuous_data(GFP_KERNEL),
1018 PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
1021 /************************************************************************
1027 ************************************************************************/
1028 struct snd_soc_dai fsi_soc_dai[] = {
1034 .formats = FSI_FMTS,
1040 .formats = FSI_FMTS,
1044 .ops = &fsi_dai_ops,
1051 .formats = FSI_FMTS,
1057 .formats = FSI_FMTS,
1061 .ops = &fsi_dai_ops,
1064 EXPORT_SYMBOL_GPL(fsi_soc_dai);
1066 struct snd_soc_platform fsi_soc_platform = {
1068 .pcm_ops = &fsi_pcm_ops,
1069 .pcm_new = fsi_pcm_new,
1070 .pcm_free = fsi_pcm_free,
1072 EXPORT_SYMBOL_GPL(fsi_soc_platform);
1074 /************************************************************************
1080 ************************************************************************/
1081 static int fsi_probe(struct platform_device *pdev)
1083 struct fsi_master *master;
1084 const struct platform_device_id *id_entry;
1085 struct resource *res;
1089 id_entry = pdev->id_entry;
1091 dev_err(&pdev->dev, "unknown fsi device\n");
1095 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1096 irq = platform_get_irq(pdev, 0);
1097 if (!res || (int)irq <= 0) {
1098 dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
1103 master = kzalloc(sizeof(*master), GFP_KERNEL);
1105 dev_err(&pdev->dev, "Could not allocate master\n");
1110 master->base = ioremap_nocache(res->start, resource_size(res));
1111 if (!master->base) {
1113 dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
1117 /* master setting */
1119 master->info = pdev->dev.platform_data;
1120 master->core = (struct fsi_core *)id_entry->driver_data;
1121 spin_lock_init(&master->lock);
1124 master->fsia.base = master->base;
1125 master->fsia.master = master;
1126 master->fsia.mst_ctrl = A_MST_CTLR;
1129 master->fsib.base = master->base + 0x40;
1130 master->fsib.master = master;
1131 master->fsib.mst_ctrl = B_MST_CTLR;
1133 pm_runtime_enable(&pdev->dev);
1134 pm_runtime_resume(&pdev->dev);
1136 fsi_soc_dai[0].dev = &pdev->dev;
1137 fsi_soc_dai[0].private_data = &master->fsia;
1138 fsi_soc_dai[1].dev = &pdev->dev;
1139 fsi_soc_dai[1].private_data = &master->fsib;
1141 fsi_soft_all_reset(master);
1143 ret = request_irq(irq, &fsi_interrupt, IRQF_DISABLED,
1144 id_entry->name, master);
1146 dev_err(&pdev->dev, "irq request err\n");
1150 ret = snd_soc_register_platform(&fsi_soc_platform);
1152 dev_err(&pdev->dev, "cannot snd soc register\n");
1156 return snd_soc_register_dais(fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
1159 free_irq(irq, master);
1161 iounmap(master->base);
1162 pm_runtime_disable(&pdev->dev);
1170 static int fsi_remove(struct platform_device *pdev)
1172 struct fsi_master *master;
1174 master = fsi_get_master(fsi_soc_dai[0].private_data);
1176 snd_soc_unregister_dais(fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
1177 snd_soc_unregister_platform(&fsi_soc_platform);
1179 pm_runtime_disable(&pdev->dev);
1181 free_irq(master->irq, master);
1183 iounmap(master->base);
1186 fsi_soc_dai[0].dev = NULL;
1187 fsi_soc_dai[0].private_data = NULL;
1188 fsi_soc_dai[1].dev = NULL;
1189 fsi_soc_dai[1].private_data = NULL;
1194 static int fsi_runtime_nop(struct device *dev)
1196 /* Runtime PM callback shared between ->runtime_suspend()
1197 * and ->runtime_resume(). Simply returns success.
1199 * This driver re-initializes all registers after
1200 * pm_runtime_get_sync() anyway so there is no need
1201 * to save and restore registers here.
1206 static struct dev_pm_ops fsi_pm_ops = {
1207 .runtime_suspend = fsi_runtime_nop,
1208 .runtime_resume = fsi_runtime_nop,
1211 static struct fsi_core fsi1_core = {
1220 static struct fsi_core fsi2_core = {
1224 .int_st = CPU_INT_ST,
1229 static struct platform_device_id fsi_id_table[] = {
1230 { "sh_fsi", (kernel_ulong_t)&fsi1_core },
1231 { "sh_fsi2", (kernel_ulong_t)&fsi2_core },
1234 static struct platform_driver fsi_driver = {
1240 .remove = fsi_remove,
1241 .id_table = fsi_id_table,
1244 static int __init fsi_mobile_init(void)
1246 return platform_driver_register(&fsi_driver);
1249 static void __exit fsi_mobile_exit(void)
1251 platform_driver_unregister(&fsi_driver);
1253 module_init(fsi_mobile_init);
1254 module_exit(fsi_mobile_exit);
1256 MODULE_LICENSE("GPL");
1257 MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
1258 MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");