2 * wm0010.c -- WM0010 DSP Driver
4 * Copyright 2012 Wolfson Microelectronics PLC.
6 * Authors: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 * Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
8 * Scott Ling <sl@opensource.wolfsonmicro.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/module.h>
16 #include <linux/moduleparam.h>
17 #include <linux/interrupt.h>
18 #include <linux/irqreturn.h>
19 #include <linux/init.h>
20 #include <linux/spi/spi.h>
21 #include <linux/firmware.h>
22 #include <linux/delay.h>
24 #include <linux/miscdevice.h>
25 #include <linux/gpio.h>
26 #include <linux/regulator/consumer.h>
27 #include <linux/mutex.h>
28 #include <linux/workqueue.h>
30 #include <sound/soc.h>
31 #include <sound/wm0010.h>
33 #define DEVICE_ID_WM0010 10
35 /* We only support v1 of the .dfw INFO record */
36 #define INFO_VERSION 1
55 u8 tool_major_version;
56 u8 tool_minor_version;
72 static struct pll_clock_map {
74 int max_pll_spi_speed;
76 } pll_clock_map[] = { /* Dividers */
77 { 22000000, 26000000, 0x00201f11 }, /* 2,32,2 */
78 { 18000000, 26000000, 0x00203f21 }, /* 2,64,4 */
79 { 14000000, 26000000, 0x00202620 }, /* 1,39,4 */
80 { 10000000, 22000000, 0x00203120 }, /* 1,50,4 */
81 { 6500000, 22000000, 0x00204520 }, /* 1,70,4 */
82 { 5500000, 22000000, 0x00103f10 }, /* 1,64,2 */
94 struct snd_soc_codec *codec;
99 struct wm0010_pdata pdata;
102 int gpio_reset_value;
104 struct regulator_bulk_data core_supplies[2];
105 struct regulator *dbvdd;
109 enum wm0010_state state;
114 int board_max_spi_speed;
120 struct completion boot_completion;
123 struct wm0010_spi_msg {
124 struct spi_message m;
125 struct spi_transfer t;
131 static const struct snd_soc_dapm_widget wm0010_dapm_widgets[] = {
132 SND_SOC_DAPM_SUPPLY("CLKIN", SND_SOC_NOPM, 0, 0, NULL, 0),
135 static const struct snd_soc_dapm_route wm0010_dapm_routes[] = {
136 { "SDI2 Capture", NULL, "SDI1 Playback" },
137 { "SDI1 Capture", NULL, "SDI2 Playback" },
139 { "SDI1 Capture", NULL, "CLKIN" },
140 { "SDI2 Capture", NULL, "CLKIN" },
141 { "SDI1 Playback", NULL, "CLKIN" },
142 { "SDI2 Playback", NULL, "CLKIN" },
145 static const char *wm0010_state_to_str(enum wm0010_state state)
147 static const char * const state_to_str[] = {
155 if (state < 0 || state >= ARRAY_SIZE(state_to_str))
157 return state_to_str[state];
160 /* Called with wm0010->lock held */
161 static void wm0010_halt(struct snd_soc_codec *codec)
163 struct wm0010_priv *wm0010 = snd_soc_codec_get_drvdata(codec);
165 enum wm0010_state state;
167 /* Fetch the wm0010 state */
168 spin_lock_irqsave(&wm0010->irq_lock, flags);
169 state = wm0010->state;
170 spin_unlock_irqrestore(&wm0010->irq_lock, flags);
173 case WM0010_POWER_OFF:
174 /* If there's nothing to do, bail out */
176 case WM0010_OUT_OF_RESET:
179 case WM0010_FIRMWARE:
180 /* Remember to put chip back into reset */
181 gpio_set_value_cansleep(wm0010->gpio_reset,
182 wm0010->gpio_reset_value);
183 /* Disable the regulators */
184 regulator_disable(wm0010->dbvdd);
185 regulator_bulk_disable(ARRAY_SIZE(wm0010->core_supplies),
186 wm0010->core_supplies);
190 spin_lock_irqsave(&wm0010->irq_lock, flags);
191 wm0010->state = WM0010_POWER_OFF;
192 spin_unlock_irqrestore(&wm0010->irq_lock, flags);
195 struct wm0010_boot_xfer {
196 struct list_head list;
197 struct snd_soc_codec *codec;
198 struct completion *done;
199 struct spi_message m;
200 struct spi_transfer t;
203 /* Called with wm0010->lock held */
204 static void wm0010_mark_boot_failure(struct wm0010_priv *wm0010)
206 enum wm0010_state state;
209 spin_lock_irqsave(&wm0010->irq_lock, flags);
210 state = wm0010->state;
211 spin_unlock_irqrestore(&wm0010->irq_lock, flags);
213 dev_err(wm0010->dev, "Failed to transition from `%s' state to `%s' state\n",
214 wm0010_state_to_str(state), wm0010_state_to_str(state + 1));
216 wm0010->boot_failed = true;
219 static void wm0010_boot_xfer_complete(void *data)
221 struct wm0010_boot_xfer *xfer = data;
222 struct snd_soc_codec *codec = xfer->codec;
223 struct wm0010_priv *wm0010 = snd_soc_codec_get_drvdata(codec);
224 u32 *out32 = xfer->t.rx_buf;
227 if (xfer->m.status != 0) {
228 dev_err(codec->dev, "SPI transfer failed: %d\n",
230 wm0010_mark_boot_failure(wm0010);
232 complete(xfer->done);
236 for (i = 0; i < xfer->t.len / 4; i++) {
237 dev_dbg(codec->dev, "%d: %04x\n", i, out32[i]);
239 switch (be32_to_cpu(out32[i])) {
242 "%d: ROM error reported in stage 2\n", i);
243 wm0010_mark_boot_failure(wm0010);
247 if (wm0010->state < WM0010_STAGE2)
250 "%d: ROM bootloader running in stage 2\n", i);
251 wm0010_mark_boot_failure(wm0010);
255 dev_dbg(codec->dev, "Stage2 loader running\n");
259 dev_dbg(codec->dev, "CODE_HDR packet received\n");
263 dev_dbg(codec->dev, "CODE_DATA packet received\n");
267 dev_dbg(codec->dev, "Download complete\n");
271 dev_dbg(codec->dev, "Application start\n");
275 dev_dbg(codec->dev, "PLL packet received\n");
276 wm0010->pll_running = true;
280 dev_err(codec->dev, "Device reports image too long\n");
281 wm0010_mark_boot_failure(wm0010);
285 dev_err(codec->dev, "Device reports bad SPI packet\n");
286 wm0010_mark_boot_failure(wm0010);
290 dev_err(codec->dev, "Device reports SPI read overflow\n");
291 wm0010_mark_boot_failure(wm0010);
295 dev_err(codec->dev, "Device reports SPI underclock\n");
296 wm0010_mark_boot_failure(wm0010);
300 dev_err(codec->dev, "Device reports bad header packet\n");
301 wm0010_mark_boot_failure(wm0010);
305 dev_err(codec->dev, "Device reports invalid packet type\n");
306 wm0010_mark_boot_failure(wm0010);
310 dev_err(codec->dev, "Device reports data before header error\n");
311 wm0010_mark_boot_failure(wm0010);
315 dev_err(codec->dev, "Device reports invalid PLL packet\n");
319 dev_err(codec->dev, "Device reports packet alignment error\n");
320 wm0010_mark_boot_failure(wm0010);
324 dev_err(codec->dev, "Unrecognised return 0x%x\n",
325 be32_to_cpu(out32[i]));
326 wm0010_mark_boot_failure(wm0010);
330 if (wm0010->boot_failed)
335 complete(xfer->done);
338 static void byte_swap_64(u64 *data_in, u64 *data_out, u32 len)
342 for (i = 0; i < len / 8; i++)
343 data_out[i] = cpu_to_be64(le64_to_cpu(data_in[i]));
346 static int wm0010_firmware_load(const char *name, struct snd_soc_codec *codec)
348 struct spi_device *spi = to_spi_device(codec->dev);
349 struct wm0010_priv *wm0010 = snd_soc_codec_get_drvdata(codec);
350 struct list_head xfer_list;
351 struct wm0010_boot_xfer *xfer;
353 struct completion done;
354 const struct firmware *fw;
355 const struct dfw_binrec *rec;
356 const struct dfw_inforec *inforec;
361 INIT_LIST_HEAD(&xfer_list);
363 ret = request_firmware(&fw, name, codec->dev);
365 dev_err(codec->dev, "Failed to request application(%s): %d\n",
370 rec = (const struct dfw_binrec *)fw->data;
371 inforec = (const struct dfw_inforec *)rec->data;
373 dsp = inforec->dsp_target;
374 wm0010->boot_failed = false;
375 if (WARN_ON(!list_empty(&xfer_list)))
377 init_completion(&done);
379 /* First record should be INFO */
380 if (rec->command != DFW_CMD_INFO) {
381 dev_err(codec->dev, "First record not INFO\r\n");
386 if (inforec->info_version != INFO_VERSION) {
388 "Unsupported version (%02d) of INFO record\r\n",
389 inforec->info_version);
394 dev_dbg(codec->dev, "Version v%02d INFO record found\r\n",
395 inforec->info_version);
397 /* Check it's a DSP file */
398 if (dsp != DEVICE_ID_WM0010) {
399 dev_err(codec->dev, "Not a WM0010 firmware file.\r\n");
404 /* Skip the info record as we don't need to send it */
405 offset += ((rec->length) + 8);
406 rec = (void *)&rec->data[rec->length];
408 while (offset < fw->size) {
410 "Packet: command %d, data length = 0x%x\r\n",
411 rec->command, rec->length);
412 len = rec->length + 8;
414 xfer = kzalloc(sizeof(*xfer), GFP_KERNEL);
421 list_add_tail(&xfer->list, &xfer_list);
423 out = kzalloc(len, GFP_KERNEL | GFP_DMA);
428 xfer->t.rx_buf = out;
430 img = kzalloc(len, GFP_KERNEL | GFP_DMA);
435 xfer->t.tx_buf = img;
437 byte_swap_64((u64 *)&rec->command, img, len);
439 spi_message_init(&xfer->m);
440 xfer->m.complete = wm0010_boot_xfer_complete;
441 xfer->m.context = xfer;
443 xfer->t.bits_per_word = 8;
445 if (!wm0010->pll_running) {
446 xfer->t.speed_hz = wm0010->sysclk / 6;
448 xfer->t.speed_hz = wm0010->max_spi_freq;
450 if (wm0010->board_max_spi_speed &&
451 (wm0010->board_max_spi_speed < wm0010->max_spi_freq))
452 xfer->t.speed_hz = wm0010->board_max_spi_speed;
455 /* Store max usable spi frequency for later use */
456 wm0010->max_spi_freq = xfer->t.speed_hz;
458 spi_message_add_tail(&xfer->t, &xfer->m);
460 offset += ((rec->length) + 8);
461 rec = (void *)&rec->data[rec->length];
463 if (offset >= fw->size) {
464 dev_dbg(codec->dev, "All transfers scheduled\n");
468 ret = spi_async(spi, &xfer->m);
470 dev_err(codec->dev, "Write failed: %d\n", ret);
474 if (wm0010->boot_failed) {
475 dev_dbg(codec->dev, "Boot fail!\n");
481 wait_for_completion(&done);
486 while (!list_empty(&xfer_list)) {
487 xfer = list_first_entry(&xfer_list, struct wm0010_boot_xfer,
489 kfree(xfer->t.rx_buf);
490 kfree(xfer->t.tx_buf);
491 list_del(&xfer->list);
496 release_firmware(fw);
500 static int wm0010_stage2_load(struct snd_soc_codec *codec)
502 struct spi_device *spi = to_spi_device(codec->dev);
503 struct wm0010_priv *wm0010 = snd_soc_codec_get_drvdata(codec);
504 const struct firmware *fw;
505 struct spi_message m;
506 struct spi_transfer t;
512 ret = request_firmware(&fw, "wm0010_stage2.bin", codec->dev);
514 dev_err(codec->dev, "Failed to request stage2 loader: %d\n",
519 dev_dbg(codec->dev, "Downloading %zu byte stage 2 loader\n", fw->size);
521 /* Copy to local buffer first as vmalloc causes problems for dma */
522 img = kzalloc(fw->size, GFP_KERNEL | GFP_DMA);
528 out = kzalloc(fw->size, GFP_KERNEL | GFP_DMA);
534 memcpy(img, &fw->data[0], fw->size);
536 spi_message_init(&m);
537 memset(&t, 0, sizeof(t));
542 t.speed_hz = wm0010->sysclk / 10;
543 spi_message_add_tail(&t, &m);
545 dev_dbg(codec->dev, "Starting initial download at %dHz\n",
548 ret = spi_sync(spi, &m);
550 dev_err(codec->dev, "Initial download failed: %d\n", ret);
554 /* Look for errors from the boot ROM */
555 for (i = 0; i < fw->size; i++) {
556 if (out[i] != 0x55) {
557 dev_err(codec->dev, "Boot ROM error: %x in %d\n",
559 wm0010_mark_boot_failure(wm0010);
569 release_firmware(fw);
574 static int wm0010_boot(struct snd_soc_codec *codec)
576 struct spi_device *spi = to_spi_device(codec->dev);
577 struct wm0010_priv *wm0010 = snd_soc_codec_get_drvdata(codec);
580 const struct firmware *fw;
581 struct spi_message m;
582 struct spi_transfer t;
583 struct dfw_pllrec pll_rec;
589 spin_lock_irqsave(&wm0010->irq_lock, flags);
590 if (wm0010->state != WM0010_POWER_OFF)
591 dev_warn(wm0010->dev, "DSP already powered up!\n");
592 spin_unlock_irqrestore(&wm0010->irq_lock, flags);
594 if (wm0010->sysclk > 26000000) {
595 dev_err(codec->dev, "Max DSP clock frequency is 26MHz\n");
600 mutex_lock(&wm0010->lock);
601 wm0010->pll_running = false;
603 dev_dbg(codec->dev, "max_spi_freq: %d\n", wm0010->max_spi_freq);
605 ret = regulator_bulk_enable(ARRAY_SIZE(wm0010->core_supplies),
606 wm0010->core_supplies);
608 dev_err(&spi->dev, "Failed to enable core supplies: %d\n",
610 mutex_unlock(&wm0010->lock);
614 ret = regulator_enable(wm0010->dbvdd);
616 dev_err(&spi->dev, "Failed to enable DBVDD: %d\n", ret);
621 gpio_set_value_cansleep(wm0010->gpio_reset, !wm0010->gpio_reset_value);
622 spin_lock_irqsave(&wm0010->irq_lock, flags);
623 wm0010->state = WM0010_OUT_OF_RESET;
624 spin_unlock_irqrestore(&wm0010->irq_lock, flags);
626 /* First the bootloader */
627 ret = request_firmware(&fw, "wm0010_stage2.bin", codec->dev);
629 dev_err(codec->dev, "Failed to request stage2 loader: %d\n",
634 if (!wait_for_completion_timeout(&wm0010->boot_completion,
635 msecs_to_jiffies(20)))
636 dev_err(codec->dev, "Failed to get interrupt from DSP\n");
638 spin_lock_irqsave(&wm0010->irq_lock, flags);
639 wm0010->state = WM0010_BOOTROM;
640 spin_unlock_irqrestore(&wm0010->irq_lock, flags);
642 ret = wm0010_stage2_load(codec);
646 if (!wait_for_completion_timeout(&wm0010->boot_completion,
647 msecs_to_jiffies(20)))
648 dev_err(codec->dev, "Failed to get interrupt from DSP loader.\n");
650 spin_lock_irqsave(&wm0010->irq_lock, flags);
651 wm0010->state = WM0010_STAGE2;
652 spin_unlock_irqrestore(&wm0010->irq_lock, flags);
654 /* Only initialise PLL if max_spi_freq initialised */
655 if (wm0010->max_spi_freq) {
657 /* Initialise a PLL record */
658 memset(&pll_rec, 0, sizeof(pll_rec));
659 pll_rec.command = DFW_CMD_PLL;
660 pll_rec.length = (sizeof(pll_rec) - 8);
662 /* On wm0010 only the CLKCTRL1 value is used */
663 pll_rec.clkctrl1 = wm0010->pll_clkctrl1;
666 len = pll_rec.length + 8;
667 out = kzalloc(len, GFP_KERNEL | GFP_DMA);
670 "Failed to allocate RX buffer\n");
674 img_swap = kzalloc(len, GFP_KERNEL | GFP_DMA);
678 /* We need to re-order for 0010 */
679 byte_swap_64((u64 *)&pll_rec, img_swap, len);
681 spi_message_init(&m);
682 memset(&t, 0, sizeof(t));
687 t.speed_hz = wm0010->sysclk / 6;
688 spi_message_add_tail(&t, &m);
690 ret = spi_sync(spi, &m);
692 dev_err(codec->dev, "First PLL write failed: %d\n", ret);
696 /* Use a second send of the message to get the return status */
697 ret = spi_sync(spi, &m);
699 dev_err(codec->dev, "Second PLL write failed: %d\n", ret);
705 /* Look for PLL active code from the DSP */
706 for (i = 0; i < len / 4; i++) {
707 if (*p == 0x0e00ed0f) {
708 dev_dbg(codec->dev, "PLL packet received\n");
709 wm0010->pll_running = true;
718 dev_dbg(codec->dev, "Not enabling DSP PLL.");
720 ret = wm0010_firmware_load("wm0010.dfw", codec);
725 spin_lock_irqsave(&wm0010->irq_lock, flags);
726 wm0010->state = WM0010_FIRMWARE;
727 spin_unlock_irqrestore(&wm0010->irq_lock, flags);
729 mutex_unlock(&wm0010->lock);
734 /* Put the chip back into reset */
736 mutex_unlock(&wm0010->lock);
740 mutex_unlock(&wm0010->lock);
741 regulator_bulk_disable(ARRAY_SIZE(wm0010->core_supplies),
742 wm0010->core_supplies);
747 static int wm0010_set_bias_level(struct snd_soc_codec *codec,
748 enum snd_soc_bias_level level)
750 struct wm0010_priv *wm0010 = snd_soc_codec_get_drvdata(codec);
753 case SND_SOC_BIAS_ON:
754 if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_PREPARE)
757 case SND_SOC_BIAS_PREPARE:
759 case SND_SOC_BIAS_STANDBY:
760 if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_PREPARE) {
761 mutex_lock(&wm0010->lock);
763 mutex_unlock(&wm0010->lock);
766 case SND_SOC_BIAS_OFF:
773 static int wm0010_set_sysclk(struct snd_soc_codec *codec, int source,
774 int clk_id, unsigned int freq, int dir)
776 struct wm0010_priv *wm0010 = snd_soc_codec_get_drvdata(codec);
779 wm0010->sysclk = freq;
781 if (freq < pll_clock_map[ARRAY_SIZE(pll_clock_map)-1].max_sysclk) {
782 wm0010->max_spi_freq = 0;
784 for (i = 0; i < ARRAY_SIZE(pll_clock_map); i++)
785 if (freq >= pll_clock_map[i].max_sysclk) {
786 wm0010->max_spi_freq = pll_clock_map[i].max_pll_spi_speed;
787 wm0010->pll_clkctrl1 = pll_clock_map[i].pll_clkctrl1;
795 static int wm0010_probe(struct snd_soc_codec *codec);
797 static struct snd_soc_codec_driver soc_codec_dev_wm0010 = {
798 .probe = wm0010_probe,
799 .set_bias_level = wm0010_set_bias_level,
800 .set_sysclk = wm0010_set_sysclk,
801 .idle_bias_off = true,
803 .dapm_widgets = wm0010_dapm_widgets,
804 .num_dapm_widgets = ARRAY_SIZE(wm0010_dapm_widgets),
805 .dapm_routes = wm0010_dapm_routes,
806 .num_dapm_routes = ARRAY_SIZE(wm0010_dapm_routes),
809 #define WM0010_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
810 #define WM0010_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
811 SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
812 SNDRV_PCM_FMTBIT_S32_LE)
814 static struct snd_soc_dai_driver wm0010_dai[] = {
816 .name = "wm0010-sdi1",
818 .stream_name = "SDI1 Playback",
821 .rates = WM0010_RATES,
822 .formats = WM0010_FORMATS,
825 .stream_name = "SDI1 Capture",
828 .rates = WM0010_RATES,
829 .formats = WM0010_FORMATS,
833 .name = "wm0010-sdi2",
835 .stream_name = "SDI2 Playback",
838 .rates = WM0010_RATES,
839 .formats = WM0010_FORMATS,
842 .stream_name = "SDI2 Capture",
845 .rates = WM0010_RATES,
846 .formats = WM0010_FORMATS,
851 static irqreturn_t wm0010_irq(int irq, void *data)
853 struct wm0010_priv *wm0010 = data;
855 switch (wm0010->state) {
856 case WM0010_OUT_OF_RESET:
859 spin_lock(&wm0010->irq_lock);
860 complete(&wm0010->boot_completion);
861 spin_unlock(&wm0010->irq_lock);
870 static int wm0010_probe(struct snd_soc_codec *codec)
872 struct wm0010_priv *wm0010 = snd_soc_codec_get_drvdata(codec);
874 wm0010->codec = codec;
879 static int wm0010_spi_probe(struct spi_device *spi)
881 unsigned long gpio_flags;
885 struct wm0010_priv *wm0010;
887 wm0010 = devm_kzalloc(&spi->dev, sizeof(*wm0010),
892 mutex_init(&wm0010->lock);
893 spin_lock_init(&wm0010->irq_lock);
895 spi_set_drvdata(spi, wm0010);
896 wm0010->dev = &spi->dev;
898 if (dev_get_platdata(&spi->dev))
899 memcpy(&wm0010->pdata, dev_get_platdata(&spi->dev),
900 sizeof(wm0010->pdata));
902 init_completion(&wm0010->boot_completion);
904 wm0010->core_supplies[0].supply = "AVDD";
905 wm0010->core_supplies[1].supply = "DCVDD";
906 ret = devm_regulator_bulk_get(wm0010->dev, ARRAY_SIZE(wm0010->core_supplies),
907 wm0010->core_supplies);
909 dev_err(wm0010->dev, "Failed to obtain core supplies: %d\n",
914 wm0010->dbvdd = devm_regulator_get(wm0010->dev, "DBVDD");
915 if (IS_ERR(wm0010->dbvdd)) {
916 ret = PTR_ERR(wm0010->dbvdd);
917 dev_err(wm0010->dev, "Failed to obtain DBVDD: %d\n", ret);
921 if (wm0010->pdata.gpio_reset) {
922 wm0010->gpio_reset = wm0010->pdata.gpio_reset;
924 if (wm0010->pdata.reset_active_high)
925 wm0010->gpio_reset_value = 1;
927 wm0010->gpio_reset_value = 0;
929 if (wm0010->gpio_reset_value)
930 gpio_flags = GPIOF_OUT_INIT_HIGH;
932 gpio_flags = GPIOF_OUT_INIT_LOW;
934 ret = devm_gpio_request_one(wm0010->dev, wm0010->gpio_reset,
935 gpio_flags, "wm0010 reset");
938 "Failed to request GPIO for DSP reset: %d\n",
943 dev_err(wm0010->dev, "No reset GPIO configured\n");
947 wm0010->state = WM0010_POWER_OFF;
950 if (wm0010->pdata.irq_flags)
951 trigger = wm0010->pdata.irq_flags;
953 trigger = IRQF_TRIGGER_FALLING;
954 trigger |= IRQF_ONESHOT;
956 ret = request_threaded_irq(irq, NULL, wm0010_irq, trigger,
959 dev_err(wm0010->dev, "Failed to request IRQ %d: %d\n",
965 ret = irq_set_irq_wake(irq, 1);
967 dev_err(wm0010->dev, "Failed to set IRQ %d as wake source: %d\n",
972 if (spi->max_speed_hz)
973 wm0010->board_max_spi_speed = spi->max_speed_hz;
975 wm0010->board_max_spi_speed = 0;
977 ret = snd_soc_register_codec(&spi->dev,
978 &soc_codec_dev_wm0010, wm0010_dai,
979 ARRAY_SIZE(wm0010_dai));
986 static int wm0010_spi_remove(struct spi_device *spi)
988 struct wm0010_priv *wm0010 = spi_get_drvdata(spi);
990 snd_soc_unregister_codec(&spi->dev);
992 gpio_set_value_cansleep(wm0010->gpio_reset,
993 wm0010->gpio_reset_value);
995 irq_set_irq_wake(wm0010->irq, 0);
998 free_irq(wm0010->irq, wm0010);
1003 static struct spi_driver wm0010_spi_driver = {
1006 .owner = THIS_MODULE,
1008 .probe = wm0010_spi_probe,
1009 .remove = wm0010_spi_remove,
1012 module_spi_driver(wm0010_spi_driver);
1014 MODULE_DESCRIPTION("ASoC WM0010 driver");
1015 MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
1016 MODULE_LICENSE("GPL");