1 /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
3 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
24 * DEALINGS IN THE SOFTWARE.
27 * Kevin E. Martin <martin@valinux.com>
28 * Gareth Hughes <gareth@valinux.com>
31 #ifndef __RADEON_DRV_H__
32 #define __RADEON_DRV_H__
34 /* General customization:
37 #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
39 #define DRIVER_NAME "radeon"
40 #define DRIVER_DESC "ATI Radeon"
41 #define DRIVER_DATE "20060225"
46 * 1.2 - Add vertex2 ioctl (keith)
47 * - Add stencil capability to clear ioctl (gareth, keith)
48 * - Increase MAX_TEXTURE_LEVELS (brian)
49 * 1.3 - Add cmdbuf ioctl (keith)
50 * - Add support for new radeon packets (keith)
51 * - Add getparam ioctl (keith)
52 * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
53 * 1.4 - Add scratch registers to get_param ioctl.
54 * 1.5 - Add r200 packets to cmdbuf ioctl
55 * - Add r200 function to init ioctl
56 * - Add 'scalar2' instruction to cmdbuf
57 * 1.6 - Add static GART memory manager
58 * Add irq handler (won't be turned on unless X server knows to)
59 * Add irq ioctls and irq_active getparam.
60 * Add wait command for cmdbuf ioctl
61 * Add GART offset query for getparam
62 * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
63 * and R200_PP_CUBIC_OFFSET_F1_[0..5].
64 * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
65 * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
66 * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
67 * Add 'GET' queries for starting additional clients on different VT's.
68 * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
69 * Add texture rectangle support for r100.
70 * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
71 * clients use to tell the DRM where they think the framebuffer is
72 * located in the card's address space
73 * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
74 * and GL_EXT_blend_[func|equation]_separate on r200
75 * 1.12- Add R300 CP microcode support - this just loads the CP on r300
76 * (No 3D support yet - just microcode loading).
77 * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
78 * - Add hyperz support, add hyperz flags to clear ioctl.
79 * 1.14- Add support for color tiling
80 * - Add R100/R200 surface allocation/free support
81 * 1.15- Add support for texture micro tiling
82 * - Add support for r100 cube maps
83 * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
84 * texture filtering on r200
85 * 1.17- Add initial support for R300 (3D).
86 * 1.18- Add support for GL_ATI_fragment_shader, new packets R200_EMIT_PP_AFS_0/1,
87 R200_EMIT_PP_TXCTLALL_0-5 (replaces R200_EMIT_PP_TXFILTER_0-5, 2 more regs)
88 and R200_EMIT_ATF_TFACTOR (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
89 * 1.19- Add support for gart table in FB memory and PCIE r300
90 * 1.20- Add support for r300 texrect
91 * 1.21- Add support for card type getparam
92 * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
93 * 1.23- Add new radeon memory map work from benh
96 #define DRIVER_MAJOR 1
97 #define DRIVER_MINOR 23
98 #define DRIVER_PATCHLEVEL 0
120 enum radeon_cp_microcode_version {
129 enum radeon_chip_flags {
130 CHIP_FAMILY_MASK = 0x0000ffffUL,
131 CHIP_FLAGS_MASK = 0xffff0000UL,
132 CHIP_IS_MOBILITY = 0x00010000UL,
133 CHIP_IS_IGP = 0x00020000UL,
134 CHIP_SINGLE_CRTC = 0x00040000UL,
135 CHIP_IS_AGP = 0x00080000UL,
136 CHIP_HAS_HIERZ = 0x00100000UL,
137 CHIP_IS_PCIE = 0x00200000UL,
140 #define GET_RING_HEAD(dev_priv) (dev_priv->writeback_works ? \
141 DRM_READ32( (dev_priv)->ring_rptr, 0 ) : RADEON_READ(RADEON_CP_RB_RPTR))
142 #define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
144 typedef struct drm_radeon_freelist {
147 struct drm_radeon_freelist *next;
148 struct drm_radeon_freelist *prev;
149 } drm_radeon_freelist_t;
151 typedef struct drm_radeon_ring_buffer {
162 } drm_radeon_ring_buffer_t;
164 typedef struct drm_radeon_depth_clear_t {
166 u32 rb3d_zstencilcntl;
168 } drm_radeon_depth_clear_t;
170 struct drm_radeon_driver_file_fields {
171 int64_t radeon_fb_delta;
175 struct mem_block *next;
176 struct mem_block *prev;
179 DRMFILE filp; /* 0: free, -1: heap, other: real files */
182 struct radeon_surface {
189 struct radeon_virt_surface {
197 typedef struct drm_radeon_private {
199 drm_radeon_ring_buffer_t ring;
200 drm_radeon_sarea_t *sarea_priv;
208 unsigned long gart_buffers_offset;
213 drm_radeon_freelist_t *head;
214 drm_radeon_freelist_t *tail;
216 volatile u32 *scratch;
221 int microcode_version;
225 int freelist_timeouts;
228 int last_frame_reads;
229 int last_clear_reads;
239 unsigned int front_offset;
240 unsigned int front_pitch;
241 unsigned int back_offset;
242 unsigned int back_pitch;
245 unsigned int depth_offset;
246 unsigned int depth_pitch;
248 u32 front_pitch_offset;
249 u32 back_pitch_offset;
250 u32 depth_pitch_offset;
252 drm_radeon_depth_clear_t depth_clear;
254 unsigned long ring_offset;
255 unsigned long ring_rptr_offset;
256 unsigned long buffers_offset;
257 unsigned long gart_textures_offset;
259 drm_local_map_t *sarea;
260 drm_local_map_t *mmio;
261 drm_local_map_t *cp_ring;
262 drm_local_map_t *ring_rptr;
263 drm_local_map_t *gart_textures;
265 struct mem_block *gart_heap;
266 struct mem_block *fb_heap;
269 wait_queue_head_t swi_queue;
270 atomic_t swi_emitted;
272 struct radeon_surface surfaces[RADEON_MAX_SURFACES];
273 struct radeon_virt_surface virt_surfaces[2*RADEON_MAX_SURFACES];
275 unsigned long pcigart_offset;
276 drm_ati_pcigart_info gart_info;
277 /* starting from here on, data is preserved accross an open */
278 uint32_t flags; /* see radeon_chip_flags */
280 } drm_radeon_private_t;
282 typedef struct drm_radeon_buf_priv {
284 } drm_radeon_buf_priv_t;
286 typedef struct drm_radeon_kcmd_buffer {
290 drm_clip_rect_t __user *boxes;
291 } drm_radeon_kcmd_buffer_t;
293 extern int radeon_no_wb;
294 extern drm_ioctl_desc_t radeon_ioctls[];
295 extern int radeon_max_ioctl;
298 extern int radeon_cp_init(DRM_IOCTL_ARGS);
299 extern int radeon_cp_start(DRM_IOCTL_ARGS);
300 extern int radeon_cp_stop(DRM_IOCTL_ARGS);
301 extern int radeon_cp_reset(DRM_IOCTL_ARGS);
302 extern int radeon_cp_idle(DRM_IOCTL_ARGS);
303 extern int radeon_cp_resume(DRM_IOCTL_ARGS);
304 extern int radeon_engine_reset(DRM_IOCTL_ARGS);
305 extern int radeon_fullscreen(DRM_IOCTL_ARGS);
306 extern int radeon_cp_buffers(DRM_IOCTL_ARGS);
308 extern void radeon_freelist_reset(drm_device_t * dev);
309 extern drm_buf_t *radeon_freelist_get(drm_device_t * dev);
311 extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
313 extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
315 extern int radeon_mem_alloc(DRM_IOCTL_ARGS);
316 extern int radeon_mem_free(DRM_IOCTL_ARGS);
317 extern int radeon_mem_init_heap(DRM_IOCTL_ARGS);
318 extern void radeon_mem_takedown(struct mem_block **heap);
319 extern void radeon_mem_release(DRMFILE filp, struct mem_block *heap);
322 extern int radeon_irq_emit(DRM_IOCTL_ARGS);
323 extern int radeon_irq_wait(DRM_IOCTL_ARGS);
325 extern void radeon_do_release(drm_device_t * dev);
326 extern int radeon_driver_vblank_wait(drm_device_t * dev,
327 unsigned int *sequence);
328 extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
329 extern void radeon_driver_irq_preinstall(drm_device_t * dev);
330 extern void radeon_driver_irq_postinstall(drm_device_t * dev);
331 extern void radeon_driver_irq_uninstall(drm_device_t * dev);
333 extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
334 extern int radeon_driver_unload(struct drm_device *dev);
335 extern int radeon_driver_firstopen(struct drm_device *dev);
336 extern void radeon_driver_preclose(drm_device_t * dev, DRMFILE filp);
337 extern void radeon_driver_postclose(drm_device_t * dev, drm_file_t * filp);
338 extern void radeon_driver_lastclose(drm_device_t * dev);
339 extern int radeon_driver_open(drm_device_t * dev, drm_file_t * filp_priv);
340 extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
344 extern void r300_init_reg_flags(void);
346 extern int r300_do_cp_cmdbuf(drm_device_t *dev, DRMFILE filp,
347 drm_file_t* filp_priv,
348 drm_radeon_kcmd_buffer_t* cmdbuf);
350 /* Flags for stats.boxes
352 #define RADEON_BOX_DMA_IDLE 0x1
353 #define RADEON_BOX_RING_FULL 0x2
354 #define RADEON_BOX_FLIP 0x4
355 #define RADEON_BOX_WAIT_IDLE 0x8
356 #define RADEON_BOX_TEXTURE_LOAD 0x10
358 /* Register definitions, register access macros and drmAddMap constants
359 * for Radeon kernel driver.
361 #define RADEON_AGP_COMMAND 0x0f60
362 #define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
363 # define RADEON_AGP_ENABLE (1<<8)
365 #define RADEON_AUX_SCISSOR_CNTL 0x26f0
366 # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
367 # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
368 # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
369 # define RADEON_SCISSOR_0_ENABLE (1 << 28)
370 # define RADEON_SCISSOR_1_ENABLE (1 << 29)
371 # define RADEON_SCISSOR_2_ENABLE (1 << 30)
373 #define RADEON_BUS_CNTL 0x0030
374 # define RADEON_BUS_MASTER_DIS (1 << 6)
376 #define RADEON_CLOCK_CNTL_DATA 0x000c
377 # define RADEON_PLL_WR_EN (1 << 7)
378 #define RADEON_CLOCK_CNTL_INDEX 0x0008
379 #define RADEON_CONFIG_APER_SIZE 0x0108
380 #define RADEON_CONFIG_MEMSIZE 0x00f8
381 #define RADEON_CRTC_OFFSET 0x0224
382 #define RADEON_CRTC_OFFSET_CNTL 0x0228
383 # define RADEON_CRTC_TILE_EN (1 << 15)
384 # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
385 #define RADEON_CRTC2_OFFSET 0x0324
386 #define RADEON_CRTC2_OFFSET_CNTL 0x0328
388 #define RADEON_PCIE_INDEX 0x0030
389 #define RADEON_PCIE_DATA 0x0034
390 #define RADEON_PCIE_TX_GART_CNTL 0x10
391 # define RADEON_PCIE_TX_GART_EN (1 << 0)
392 # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0<<1)
393 # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1<<1)
394 # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3<<1)
395 # define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0<<3)
396 # define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1<<3)
397 # define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1<<5)
398 # define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1<<8)
399 #define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
400 #define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
401 #define RADEON_PCIE_TX_GART_BASE 0x13
402 #define RADEON_PCIE_TX_GART_START_LO 0x14
403 #define RADEON_PCIE_TX_GART_START_HI 0x15
404 #define RADEON_PCIE_TX_GART_END_LO 0x16
405 #define RADEON_PCIE_TX_GART_END_HI 0x17
407 #define RADEON_MPP_TB_CONFIG 0x01c0
408 #define RADEON_MEM_CNTL 0x0140
409 #define RADEON_MEM_SDRAM_MODE_REG 0x0158
410 #define RADEON_AGP_BASE 0x0170
412 #define RADEON_RB3D_COLOROFFSET 0x1c40
413 #define RADEON_RB3D_COLORPITCH 0x1c48
415 #define RADEON_DP_GUI_MASTER_CNTL 0x146c
416 # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
417 # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
418 # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
419 # define RADEON_GMC_BRUSH_NONE (15 << 4)
420 # define RADEON_GMC_DST_16BPP (4 << 8)
421 # define RADEON_GMC_DST_24BPP (5 << 8)
422 # define RADEON_GMC_DST_32BPP (6 << 8)
423 # define RADEON_GMC_DST_DATATYPE_SHIFT 8
424 # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
425 # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
426 # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
427 # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
428 # define RADEON_GMC_WR_MSK_DIS (1 << 30)
429 # define RADEON_ROP3_S 0x00cc0000
430 # define RADEON_ROP3_P 0x00f00000
431 #define RADEON_DP_WRITE_MASK 0x16cc
432 #define RADEON_DST_PITCH_OFFSET 0x142c
433 #define RADEON_DST_PITCH_OFFSET_C 0x1c80
434 # define RADEON_DST_TILE_LINEAR (0 << 30)
435 # define RADEON_DST_TILE_MACRO (1 << 30)
436 # define RADEON_DST_TILE_MICRO (2 << 30)
437 # define RADEON_DST_TILE_BOTH (3 << 30)
439 #define RADEON_SCRATCH_REG0 0x15e0
440 #define RADEON_SCRATCH_REG1 0x15e4
441 #define RADEON_SCRATCH_REG2 0x15e8
442 #define RADEON_SCRATCH_REG3 0x15ec
443 #define RADEON_SCRATCH_REG4 0x15f0
444 #define RADEON_SCRATCH_REG5 0x15f4
445 #define RADEON_SCRATCH_UMSK 0x0770
446 #define RADEON_SCRATCH_ADDR 0x0774
448 #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
450 #define GET_SCRATCH( x ) (dev_priv->writeback_works \
451 ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
452 : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
454 #define RADEON_GEN_INT_CNTL 0x0040
455 # define RADEON_CRTC_VBLANK_MASK (1 << 0)
456 # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
457 # define RADEON_SW_INT_ENABLE (1 << 25)
459 #define RADEON_GEN_INT_STATUS 0x0044
460 # define RADEON_CRTC_VBLANK_STAT (1 << 0)
461 # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
462 # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
463 # define RADEON_SW_INT_TEST (1 << 25)
464 # define RADEON_SW_INT_TEST_ACK (1 << 25)
465 # define RADEON_SW_INT_FIRE (1 << 26)
467 #define RADEON_HOST_PATH_CNTL 0x0130
468 # define RADEON_HDP_SOFT_RESET (1 << 26)
469 # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
470 # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
472 #define RADEON_ISYNC_CNTL 0x1724
473 # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
474 # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
475 # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
476 # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
477 # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
478 # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
480 #define RADEON_RBBM_GUICNTL 0x172c
481 # define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
482 # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
483 # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
484 # define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
486 #define RADEON_MC_AGP_LOCATION 0x014c
487 #define RADEON_MC_FB_LOCATION 0x0148
488 #define RADEON_MCLK_CNTL 0x0012
489 # define RADEON_FORCEON_MCLKA (1 << 16)
490 # define RADEON_FORCEON_MCLKB (1 << 17)
491 # define RADEON_FORCEON_YCLKA (1 << 18)
492 # define RADEON_FORCEON_YCLKB (1 << 19)
493 # define RADEON_FORCEON_MC (1 << 20)
494 # define RADEON_FORCEON_AIC (1 << 21)
496 #define RADEON_PP_BORDER_COLOR_0 0x1d40
497 #define RADEON_PP_BORDER_COLOR_1 0x1d44
498 #define RADEON_PP_BORDER_COLOR_2 0x1d48
499 #define RADEON_PP_CNTL 0x1c38
500 # define RADEON_SCISSOR_ENABLE (1 << 1)
501 #define RADEON_PP_LUM_MATRIX 0x1d00
502 #define RADEON_PP_MISC 0x1c14
503 #define RADEON_PP_ROT_MATRIX_0 0x1d58
504 #define RADEON_PP_TXFILTER_0 0x1c54
505 #define RADEON_PP_TXOFFSET_0 0x1c5c
506 #define RADEON_PP_TXFILTER_1 0x1c6c
507 #define RADEON_PP_TXFILTER_2 0x1c84
509 #define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
510 # define RADEON_RB2D_DC_FLUSH (3 << 0)
511 # define RADEON_RB2D_DC_FREE (3 << 2)
512 # define RADEON_RB2D_DC_FLUSH_ALL 0xf
513 # define RADEON_RB2D_DC_BUSY (1 << 31)
514 #define RADEON_RB3D_CNTL 0x1c3c
515 # define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
516 # define RADEON_PLANE_MASK_ENABLE (1 << 1)
517 # define RADEON_DITHER_ENABLE (1 << 2)
518 # define RADEON_ROUND_ENABLE (1 << 3)
519 # define RADEON_SCALE_DITHER_ENABLE (1 << 4)
520 # define RADEON_DITHER_INIT (1 << 5)
521 # define RADEON_ROP_ENABLE (1 << 6)
522 # define RADEON_STENCIL_ENABLE (1 << 7)
523 # define RADEON_Z_ENABLE (1 << 8)
524 # define RADEON_ZBLOCK16 (1 << 15)
525 #define RADEON_RB3D_DEPTHOFFSET 0x1c24
526 #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
527 #define RADEON_RB3D_DEPTHPITCH 0x1c28
528 #define RADEON_RB3D_PLANEMASK 0x1d84
529 #define RADEON_RB3D_STENCILREFMASK 0x1d7c
530 #define RADEON_RB3D_ZCACHE_MODE 0x3250
531 #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
532 # define RADEON_RB3D_ZC_FLUSH (1 << 0)
533 # define RADEON_RB3D_ZC_FREE (1 << 2)
534 # define RADEON_RB3D_ZC_FLUSH_ALL 0x5
535 # define RADEON_RB3D_ZC_BUSY (1 << 31)
536 #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
537 # define RADEON_Z_TEST_MASK (7 << 4)
538 # define RADEON_Z_TEST_ALWAYS (7 << 4)
539 # define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
540 # define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
541 # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
542 # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
543 # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
544 # define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
545 # define RADEON_FORCE_Z_DIRTY (1 << 29)
546 # define RADEON_Z_WRITE_ENABLE (1 << 30)
547 # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
548 #define RADEON_RBBM_SOFT_RESET 0x00f0
549 # define RADEON_SOFT_RESET_CP (1 << 0)
550 # define RADEON_SOFT_RESET_HI (1 << 1)
551 # define RADEON_SOFT_RESET_SE (1 << 2)
552 # define RADEON_SOFT_RESET_RE (1 << 3)
553 # define RADEON_SOFT_RESET_PP (1 << 4)
554 # define RADEON_SOFT_RESET_E2 (1 << 5)
555 # define RADEON_SOFT_RESET_RB (1 << 6)
556 # define RADEON_SOFT_RESET_HDP (1 << 7)
557 #define RADEON_RBBM_STATUS 0x0e40
558 # define RADEON_RBBM_FIFOCNT_MASK 0x007f
559 # define RADEON_RBBM_ACTIVE (1 << 31)
560 #define RADEON_RE_LINE_PATTERN 0x1cd0
561 #define RADEON_RE_MISC 0x26c4
562 #define RADEON_RE_TOP_LEFT 0x26c0
563 #define RADEON_RE_WIDTH_HEIGHT 0x1c44
564 #define RADEON_RE_STIPPLE_ADDR 0x1cc8
565 #define RADEON_RE_STIPPLE_DATA 0x1ccc
567 #define RADEON_SCISSOR_TL_0 0x1cd8
568 #define RADEON_SCISSOR_BR_0 0x1cdc
569 #define RADEON_SCISSOR_TL_1 0x1ce0
570 #define RADEON_SCISSOR_BR_1 0x1ce4
571 #define RADEON_SCISSOR_TL_2 0x1ce8
572 #define RADEON_SCISSOR_BR_2 0x1cec
573 #define RADEON_SE_COORD_FMT 0x1c50
574 #define RADEON_SE_CNTL 0x1c4c
575 # define RADEON_FFACE_CULL_CW (0 << 0)
576 # define RADEON_BFACE_SOLID (3 << 1)
577 # define RADEON_FFACE_SOLID (3 << 3)
578 # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
579 # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
580 # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
581 # define RADEON_ALPHA_SHADE_FLAT (1 << 10)
582 # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
583 # define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
584 # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
585 # define RADEON_FOG_SHADE_FLAT (1 << 14)
586 # define RADEON_FOG_SHADE_GOURAUD (2 << 14)
587 # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
588 # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
589 # define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
590 # define RADEON_ROUND_MODE_TRUNC (0 << 28)
591 # define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
592 #define RADEON_SE_CNTL_STATUS 0x2140
593 #define RADEON_SE_LINE_WIDTH 0x1db8
594 #define RADEON_SE_VPORT_XSCALE 0x1d98
595 #define RADEON_SE_ZBIAS_FACTOR 0x1db0
596 #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
597 #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
598 #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
599 # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
600 # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
601 #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
602 #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
603 # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
604 #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
605 #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
606 #define RADEON_SURFACE_ACCESS_CLR 0x0bfc
607 #define RADEON_SURFACE_CNTL 0x0b00
608 # define RADEON_SURF_TRANSLATION_DIS (1 << 8)
609 # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
610 # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
611 # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
612 # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
613 # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
614 # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
615 # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
616 # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
617 #define RADEON_SURFACE0_INFO 0x0b0c
618 # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
619 # define RADEON_SURF_TILE_MODE_MASK (3 << 16)
620 # define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
621 # define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
622 # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
623 # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
624 #define RADEON_SURFACE0_LOWER_BOUND 0x0b04
625 #define RADEON_SURFACE0_UPPER_BOUND 0x0b08
626 # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
627 #define RADEON_SURFACE1_INFO 0x0b1c
628 #define RADEON_SURFACE1_LOWER_BOUND 0x0b14
629 #define RADEON_SURFACE1_UPPER_BOUND 0x0b18
630 #define RADEON_SURFACE2_INFO 0x0b2c
631 #define RADEON_SURFACE2_LOWER_BOUND 0x0b24
632 #define RADEON_SURFACE2_UPPER_BOUND 0x0b28
633 #define RADEON_SURFACE3_INFO 0x0b3c
634 #define RADEON_SURFACE3_LOWER_BOUND 0x0b34
635 #define RADEON_SURFACE3_UPPER_BOUND 0x0b38
636 #define RADEON_SURFACE4_INFO 0x0b4c
637 #define RADEON_SURFACE4_LOWER_BOUND 0x0b44
638 #define RADEON_SURFACE4_UPPER_BOUND 0x0b48
639 #define RADEON_SURFACE5_INFO 0x0b5c
640 #define RADEON_SURFACE5_LOWER_BOUND 0x0b54
641 #define RADEON_SURFACE5_UPPER_BOUND 0x0b58
642 #define RADEON_SURFACE6_INFO 0x0b6c
643 #define RADEON_SURFACE6_LOWER_BOUND 0x0b64
644 #define RADEON_SURFACE6_UPPER_BOUND 0x0b68
645 #define RADEON_SURFACE7_INFO 0x0b7c
646 #define RADEON_SURFACE7_LOWER_BOUND 0x0b74
647 #define RADEON_SURFACE7_UPPER_BOUND 0x0b78
648 #define RADEON_SW_SEMAPHORE 0x013c
650 #define RADEON_WAIT_UNTIL 0x1720
651 # define RADEON_WAIT_CRTC_PFLIP (1 << 0)
652 # define RADEON_WAIT_2D_IDLE (1 << 14)
653 # define RADEON_WAIT_3D_IDLE (1 << 15)
654 # define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
655 # define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
656 # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
658 #define RADEON_RB3D_ZMASKOFFSET 0x3234
659 #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
660 # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
661 # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
664 #define RADEON_CP_ME_RAM_ADDR 0x07d4
665 #define RADEON_CP_ME_RAM_RADDR 0x07d8
666 #define RADEON_CP_ME_RAM_DATAH 0x07dc
667 #define RADEON_CP_ME_RAM_DATAL 0x07e0
669 #define RADEON_CP_RB_BASE 0x0700
670 #define RADEON_CP_RB_CNTL 0x0704
671 # define RADEON_BUF_SWAP_32BIT (2 << 16)
672 #define RADEON_CP_RB_RPTR_ADDR 0x070c
673 #define RADEON_CP_RB_RPTR 0x0710
674 #define RADEON_CP_RB_WPTR 0x0714
676 #define RADEON_CP_RB_WPTR_DELAY 0x0718
677 # define RADEON_PRE_WRITE_TIMER_SHIFT 0
678 # define RADEON_PRE_WRITE_LIMIT_SHIFT 23
680 #define RADEON_CP_IB_BASE 0x0738
682 #define RADEON_CP_CSQ_CNTL 0x0740
683 # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
684 # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
685 # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
686 # define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
687 # define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
688 # define RADEON_CSQ_PRIBM_INDBM (4 << 28)
689 # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
691 #define RADEON_AIC_CNTL 0x01d0
692 # define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
693 #define RADEON_AIC_STAT 0x01d4
694 #define RADEON_AIC_PT_BASE 0x01d8
695 #define RADEON_AIC_LO_ADDR 0x01dc
696 #define RADEON_AIC_HI_ADDR 0x01e0
697 #define RADEON_AIC_TLB_ADDR 0x01e4
698 #define RADEON_AIC_TLB_DATA 0x01e8
700 /* CP command packets */
701 #define RADEON_CP_PACKET0 0x00000000
702 # define RADEON_ONE_REG_WR (1 << 15)
703 #define RADEON_CP_PACKET1 0x40000000
704 #define RADEON_CP_PACKET2 0x80000000
705 #define RADEON_CP_PACKET3 0xC0000000
706 # define RADEON_CP_NOP 0x00001000
707 # define RADEON_CP_NEXT_CHAR 0x00001900
708 # define RADEON_CP_PLY_NEXTSCAN 0x00001D00
709 # define RADEON_CP_SET_SCISSORS 0x00001E00
710 /* GEN_INDX_PRIM is unsupported starting with R300 */
711 # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
712 # define RADEON_WAIT_FOR_IDLE 0x00002600
713 # define RADEON_3D_DRAW_VBUF 0x00002800
714 # define RADEON_3D_DRAW_IMMD 0x00002900
715 # define RADEON_3D_DRAW_INDX 0x00002A00
716 # define RADEON_CP_LOAD_PALETTE 0x00002C00
717 # define RADEON_3D_LOAD_VBPNTR 0x00002F00
718 # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
719 # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
720 # define RADEON_3D_CLEAR_ZMASK 0x00003200
721 # define RADEON_CP_INDX_BUFFER 0x00003300
722 # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
723 # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
724 # define RADEON_CP_3D_DRAW_INDX_2 0x00003600
725 # define RADEON_3D_CLEAR_HIZ 0x00003700
726 # define RADEON_CP_3D_CLEAR_CMASK 0x00003802
727 # define RADEON_CNTL_HOSTDATA_BLT 0x00009400
728 # define RADEON_CNTL_PAINT_MULTI 0x00009A00
729 # define RADEON_CNTL_BITBLT_MULTI 0x00009B00
730 # define RADEON_CNTL_SET_SCISSORS 0xC0001E00
732 #define RADEON_CP_PACKET_MASK 0xC0000000
733 #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
734 #define RADEON_CP_PACKET0_REG_MASK 0x000007ff
735 #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
736 #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
738 #define RADEON_VTX_Z_PRESENT (1 << 31)
739 #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
741 #define RADEON_PRIM_TYPE_NONE (0 << 0)
742 #define RADEON_PRIM_TYPE_POINT (1 << 0)
743 #define RADEON_PRIM_TYPE_LINE (2 << 0)
744 #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
745 #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
746 #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
747 #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
748 #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
749 #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
750 #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
751 #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
752 #define RADEON_PRIM_TYPE_MASK 0xf
753 #define RADEON_PRIM_WALK_IND (1 << 4)
754 #define RADEON_PRIM_WALK_LIST (2 << 4)
755 #define RADEON_PRIM_WALK_RING (3 << 4)
756 #define RADEON_COLOR_ORDER_BGRA (0 << 6)
757 #define RADEON_COLOR_ORDER_RGBA (1 << 6)
758 #define RADEON_MAOS_ENABLE (1 << 7)
759 #define RADEON_VTX_FMT_R128_MODE (0 << 8)
760 #define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
761 #define RADEON_NUM_VERTICES_SHIFT 16
763 #define RADEON_COLOR_FORMAT_CI8 2
764 #define RADEON_COLOR_FORMAT_ARGB1555 3
765 #define RADEON_COLOR_FORMAT_RGB565 4
766 #define RADEON_COLOR_FORMAT_ARGB8888 6
767 #define RADEON_COLOR_FORMAT_RGB332 7
768 #define RADEON_COLOR_FORMAT_RGB8 9
769 #define RADEON_COLOR_FORMAT_ARGB4444 15
771 #define RADEON_TXFORMAT_I8 0
772 #define RADEON_TXFORMAT_AI88 1
773 #define RADEON_TXFORMAT_RGB332 2
774 #define RADEON_TXFORMAT_ARGB1555 3
775 #define RADEON_TXFORMAT_RGB565 4
776 #define RADEON_TXFORMAT_ARGB4444 5
777 #define RADEON_TXFORMAT_ARGB8888 6
778 #define RADEON_TXFORMAT_RGBA8888 7
779 #define RADEON_TXFORMAT_Y8 8
780 #define RADEON_TXFORMAT_VYUY422 10
781 #define RADEON_TXFORMAT_YVYU422 11
782 #define RADEON_TXFORMAT_DXT1 12
783 #define RADEON_TXFORMAT_DXT23 14
784 #define RADEON_TXFORMAT_DXT45 15
786 #define R200_PP_TXCBLEND_0 0x2f00
787 #define R200_PP_TXCBLEND_1 0x2f10
788 #define R200_PP_TXCBLEND_2 0x2f20
789 #define R200_PP_TXCBLEND_3 0x2f30
790 #define R200_PP_TXCBLEND_4 0x2f40
791 #define R200_PP_TXCBLEND_5 0x2f50
792 #define R200_PP_TXCBLEND_6 0x2f60
793 #define R200_PP_TXCBLEND_7 0x2f70
794 #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
795 #define R200_PP_TFACTOR_0 0x2ee0
796 #define R200_SE_VTX_FMT_0 0x2088
797 #define R200_SE_VAP_CNTL 0x2080
798 #define R200_SE_TCL_MATRIX_SEL_0 0x2230
799 #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
800 #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
801 #define R200_PP_TXFILTER_5 0x2ca0
802 #define R200_PP_TXFILTER_4 0x2c80
803 #define R200_PP_TXFILTER_3 0x2c60
804 #define R200_PP_TXFILTER_2 0x2c40
805 #define R200_PP_TXFILTER_1 0x2c20
806 #define R200_PP_TXFILTER_0 0x2c00
807 #define R200_PP_TXOFFSET_5 0x2d78
808 #define R200_PP_TXOFFSET_4 0x2d60
809 #define R200_PP_TXOFFSET_3 0x2d48
810 #define R200_PP_TXOFFSET_2 0x2d30
811 #define R200_PP_TXOFFSET_1 0x2d18
812 #define R200_PP_TXOFFSET_0 0x2d00
814 #define R200_PP_CUBIC_FACES_0 0x2c18
815 #define R200_PP_CUBIC_FACES_1 0x2c38
816 #define R200_PP_CUBIC_FACES_2 0x2c58
817 #define R200_PP_CUBIC_FACES_3 0x2c78
818 #define R200_PP_CUBIC_FACES_4 0x2c98
819 #define R200_PP_CUBIC_FACES_5 0x2cb8
820 #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
821 #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
822 #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
823 #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
824 #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
825 #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
826 #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
827 #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
828 #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
829 #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
830 #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
831 #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
832 #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
833 #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
834 #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
835 #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
836 #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
837 #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
838 #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
839 #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
840 #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
841 #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
842 #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
843 #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
844 #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
845 #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
846 #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
847 #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
848 #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
849 #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
851 #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
852 #define R200_SE_VTE_CNTL 0x20b0
853 #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
854 #define R200_PP_TAM_DEBUG3 0x2d9c
855 #define R200_PP_CNTL_X 0x2cc4
856 #define R200_SE_VAP_CNTL_STATUS 0x2140
857 #define R200_RE_SCISSOR_TL_0 0x1cd8
858 #define R200_RE_SCISSOR_TL_1 0x1ce0
859 #define R200_RE_SCISSOR_TL_2 0x1ce8
860 #define R200_RB3D_DEPTHXY_OFFSET 0x1d60
861 #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
862 #define R200_SE_VTX_STATE_CNTL 0x2180
863 #define R200_RE_POINTSIZE 0x2648
864 #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
866 #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
867 #define RADEON_PP_TEX_SIZE_1 0x1d0c
868 #define RADEON_PP_TEX_SIZE_2 0x1d14
870 #define RADEON_PP_CUBIC_FACES_0 0x1d24
871 #define RADEON_PP_CUBIC_FACES_1 0x1d28
872 #define RADEON_PP_CUBIC_FACES_2 0x1d2c
873 #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
874 #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
875 #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
877 #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
878 #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
879 #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
880 #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
881 #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
882 #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
883 #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
884 #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
885 #define R200_3D_DRAW_IMMD_2 0xC0003500
886 #define R200_SE_VTX_FMT_1 0x208c
887 #define R200_RE_CNTL 0x1c50
889 #define R200_RB3D_BLENDCOLOR 0x3218
891 #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
893 #define R200_PP_TRI_PERF 0x2cf8
895 #define R200_PP_AFS_0 0x2f80
896 #define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
898 /* MPEG settings from VHA code */
899 #define RADEON_VHA_SETTO16_1 0x2694
900 #define RADEON_VHA_SETTO16_2 0x2680
901 #define RADEON_VHA_SETTO0_1 0x1840
902 #define RADEON_VHA_FB_OFFSET 0x19e4
903 #define RADEON_VHA_SETTO1AND70S 0x19d8
904 #define RADEON_VHA_DST_PITCH 0x1408
906 // set as reference header
907 #define RADEON_VHA_BACKFRAME0_OFF_Y 0x1840
908 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_Y 0x1844
909 #define RADEON_VHA_BACKFRAME0_OFF_U 0x1848
910 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_U 0x184c
911 #define RADOEN_VHA_BACKFRAME0_OFF_V 0x1850
912 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_V 0x1854
913 #define RADEON_VHA_FORWFRAME0_OFF_Y 0x1858
914 #define RADEON_VHA_FORWFRAME1_OFF_PITCH_Y 0x185c
915 #define RADEON_VHA_FORWFRAME0_OFF_U 0x1860
916 #define RADEON_VHA_FORWFRAME1_OFF_PITCH_U 0x1864
917 #define RADEON_VHA_FORWFRAME0_OFF_V 0x1868
918 #define RADEON_VHA_FORWFRAME0_OFF_PITCH_V 0x1880
919 #define RADEON_VHA_BACKFRAME0_OFF_Y_2 0x1884
920 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_Y_2 0x1888
921 #define RADEON_VHA_BACKFRAME0_OFF_U_2 0x188c
922 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_U_2 0x1890
923 #define RADEON_VHA_BACKFRAME0_OFF_V_2 0x1894
924 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_V_2 0x1898
929 #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
931 #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
932 #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
933 #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
934 #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
935 #define RADEON_LAST_DISPATCH 1
937 #define RADEON_MAX_VB_AGE 0x7fffffff
938 #define RADEON_MAX_VB_VERTS (0xffff)
940 #define RADEON_RING_HIGH_MARK 128
942 #define RADEON_PCIGART_TABLE_SIZE (32*1024)
944 #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
945 #define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
946 #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
947 #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
949 #define RADEON_WRITE_PLL( addr, val ) \
951 RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
952 ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
953 RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
956 #define RADEON_WRITE_PCIE( addr, val ) \
958 RADEON_WRITE8( RADEON_PCIE_INDEX, \
960 RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
963 #define CP_PACKET0( reg, n ) \
964 (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
965 #define CP_PACKET0_TABLE( reg, n ) \
966 (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
967 #define CP_PACKET1( reg0, reg1 ) \
968 (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
969 #define CP_PACKET2() \
971 #define CP_PACKET3( pkt, n ) \
972 (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
974 /* ================================================================
975 * Engine control helper macros
978 #define RADEON_WAIT_UNTIL_2D_IDLE() do { \
979 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
980 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
981 RADEON_WAIT_HOST_IDLECLEAN) ); \
984 #define RADEON_WAIT_UNTIL_3D_IDLE() do { \
985 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
986 OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
987 RADEON_WAIT_HOST_IDLECLEAN) ); \
990 #define RADEON_WAIT_UNTIL_IDLE() do { \
991 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
992 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
993 RADEON_WAIT_3D_IDLECLEAN | \
994 RADEON_WAIT_HOST_IDLECLEAN) ); \
997 #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
998 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
999 OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
1002 #define RADEON_FLUSH_CACHE() do { \
1003 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
1004 OUT_RING( RADEON_RB2D_DC_FLUSH ); \
1007 #define RADEON_PURGE_CACHE() do { \
1008 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
1009 OUT_RING( RADEON_RB2D_DC_FLUSH_ALL ); \
1012 #define RADEON_FLUSH_ZCACHE() do { \
1013 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
1014 OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
1017 #define RADEON_PURGE_ZCACHE() do { \
1018 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
1019 OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
1022 /* ================================================================
1023 * Misc helper macros
1026 /* Perfbox functionality only.
1028 #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
1030 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
1031 u32 head = GET_RING_HEAD( dev_priv ); \
1032 if (head == dev_priv->ring.tail) \
1033 dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
1037 #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
1039 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
1040 if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
1041 int __ret = radeon_do_cp_idle( dev_priv ); \
1042 if ( __ret ) return __ret; \
1043 sarea_priv->last_dispatch = 0; \
1044 radeon_freelist_reset( dev ); \
1048 #define RADEON_DISPATCH_AGE( age ) do { \
1049 OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
1053 #define RADEON_FRAME_AGE( age ) do { \
1054 OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
1058 #define RADEON_CLEAR_AGE( age ) do { \
1059 OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
1063 /* ================================================================
1067 #define RADEON_VERBOSE 0
1069 #define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
1071 #define BEGIN_RING( n ) do { \
1072 if ( RADEON_VERBOSE ) { \
1073 DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
1074 n, __FUNCTION__ ); \
1076 if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
1078 radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
1080 _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
1081 ring = dev_priv->ring.start; \
1082 write = dev_priv->ring.tail; \
1083 mask = dev_priv->ring.tail_mask; \
1086 #define ADVANCE_RING() do { \
1087 if ( RADEON_VERBOSE ) { \
1088 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
1089 write, dev_priv->ring.tail ); \
1091 if (((dev_priv->ring.tail + _nr) & mask) != write) { \
1093 "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
1094 ((dev_priv->ring.tail + _nr) & mask), \
1097 dev_priv->ring.tail = write; \
1100 #define COMMIT_RING() do { \
1101 /* Flush writes to ring */ \
1102 DRM_MEMORYBARRIER(); \
1103 GET_RING_HEAD( dev_priv ); \
1104 RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
1105 /* read from PCI bus to ensure correct posting */ \
1106 RADEON_READ( RADEON_CP_RB_RPTR ); \
1109 #define OUT_RING( x ) do { \
1110 if ( RADEON_VERBOSE ) { \
1111 DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
1112 (unsigned int)(x), write ); \
1114 ring[write++] = (x); \
1118 #define OUT_RING_REG( reg, val ) do { \
1119 OUT_RING( CP_PACKET0( reg, 0 ) ); \
1123 #define OUT_RING_TABLE( tab, sz ) do { \
1125 int *_tab = (int *)(tab); \
1127 if (write + _size > mask) { \
1128 int _i = (mask+1) - write; \
1131 *(int *)(ring + write) = *_tab++; \
1138 while (_size > 0) { \
1139 *(ring + write) = *_tab++; \
1146 #endif /* __RADEON_DRV_H__ */