1 /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
3 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
24 * DEALINGS IN THE SOFTWARE.
27 * Kevin E. Martin <martin@valinux.com>
28 * Gareth Hughes <gareth@valinux.com>
31 #ifndef __RADEON_DRV_H__
32 #define __RADEON_DRV_H__
34 /* General customization:
37 #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
39 #define DRIVER_NAME "radeon"
40 #define DRIVER_DESC "ATI Radeon"
41 #define DRIVER_DATE "20060524"
46 * 1.2 - Add vertex2 ioctl (keith)
47 * - Add stencil capability to clear ioctl (gareth, keith)
48 * - Increase MAX_TEXTURE_LEVELS (brian)
49 * 1.3 - Add cmdbuf ioctl (keith)
50 * - Add support for new radeon packets (keith)
51 * - Add getparam ioctl (keith)
52 * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
53 * 1.4 - Add scratch registers to get_param ioctl.
54 * 1.5 - Add r200 packets to cmdbuf ioctl
55 * - Add r200 function to init ioctl
56 * - Add 'scalar2' instruction to cmdbuf
57 * 1.6 - Add static GART memory manager
58 * Add irq handler (won't be turned on unless X server knows to)
59 * Add irq ioctls and irq_active getparam.
60 * Add wait command for cmdbuf ioctl
61 * Add GART offset query for getparam
62 * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
63 * and R200_PP_CUBIC_OFFSET_F1_[0..5].
64 * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
65 * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
66 * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
67 * Add 'GET' queries for starting additional clients on different VT's.
68 * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
69 * Add texture rectangle support for r100.
70 * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
71 * clients use to tell the DRM where they think the framebuffer is
72 * located in the card's address space
73 * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
74 * and GL_EXT_blend_[func|equation]_separate on r200
75 * 1.12- Add R300 CP microcode support - this just loads the CP on r300
76 * (No 3D support yet - just microcode loading).
77 * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
78 * - Add hyperz support, add hyperz flags to clear ioctl.
79 * 1.14- Add support for color tiling
80 * - Add R100/R200 surface allocation/free support
81 * 1.15- Add support for texture micro tiling
82 * - Add support for r100 cube maps
83 * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
84 * texture filtering on r200
85 * 1.17- Add initial support for R300 (3D).
86 * 1.18- Add support for GL_ATI_fragment_shader, new packets
87 * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
88 * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
89 * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
90 * 1.19- Add support for gart table in FB memory and PCIE r300
91 * 1.20- Add support for r300 texrect
92 * 1.21- Add support for card type getparam
93 * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
94 * 1.23- Add new radeon memory map work from benh
95 * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
96 * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL,
98 * 1.26- Add support for variable size PCI(E) gart aperture
99 * 1.27- Add support for IGP GART
100 * 1.28- Add support for VBL on CRTC2
103 #define DRIVER_MAJOR 1
104 #define DRIVER_MINOR 28
105 #define DRIVER_PATCHLEVEL 0
108 * Radeon chip families
137 enum radeon_cp_microcode_version {
146 enum radeon_chip_flags {
147 RADEON_FAMILY_MASK = 0x0000ffffUL,
148 RADEON_FLAGS_MASK = 0xffff0000UL,
149 RADEON_IS_MOBILITY = 0x00010000UL,
150 RADEON_IS_IGP = 0x00020000UL,
151 RADEON_SINGLE_CRTC = 0x00040000UL,
152 RADEON_IS_AGP = 0x00080000UL,
153 RADEON_HAS_HIERZ = 0x00100000UL,
154 RADEON_IS_PCIE = 0x00200000UL,
155 RADEON_NEW_MEMMAP = 0x00400000UL,
156 RADEON_IS_PCI = 0x00800000UL,
157 RADEON_IS_IGPGART = 0x01000000UL,
160 #define GET_RING_HEAD(dev_priv) (dev_priv->writeback_works ? \
161 DRM_READ32( (dev_priv)->ring_rptr, 0 ) : RADEON_READ(RADEON_CP_RB_RPTR))
162 #define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
164 typedef struct drm_radeon_freelist {
167 struct drm_radeon_freelist *next;
168 struct drm_radeon_freelist *prev;
169 } drm_radeon_freelist_t;
171 typedef struct drm_radeon_ring_buffer {
174 int size; /* Double Words */
175 int size_l2qw; /* log2 Quad Words */
177 int rptr_update; /* Double Words */
178 int rptr_update_l2qw; /* log2 Quad Words */
180 int fetch_size; /* Double Words */
181 int fetch_size_l2ow; /* log2 Oct Words */
188 } drm_radeon_ring_buffer_t;
190 typedef struct drm_radeon_depth_clear_t {
192 u32 rb3d_zstencilcntl;
194 } drm_radeon_depth_clear_t;
196 struct drm_radeon_driver_file_fields {
197 int64_t radeon_fb_delta;
201 struct mem_block *next;
202 struct mem_block *prev;
205 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
208 struct radeon_surface {
215 struct radeon_virt_surface {
220 struct drm_file *file_priv;
223 typedef struct drm_radeon_private {
225 drm_radeon_ring_buffer_t ring;
226 drm_radeon_sarea_t *sarea_priv;
234 unsigned long gart_buffers_offset;
239 drm_radeon_freelist_t *head;
240 drm_radeon_freelist_t *tail;
242 volatile u32 *scratch;
247 int microcode_version;
251 int freelist_timeouts;
254 int last_frame_reads;
255 int last_clear_reads;
264 unsigned int front_offset;
265 unsigned int front_pitch;
266 unsigned int back_offset;
267 unsigned int back_pitch;
270 unsigned int depth_offset;
271 unsigned int depth_pitch;
273 u32 front_pitch_offset;
274 u32 back_pitch_offset;
275 u32 depth_pitch_offset;
277 drm_radeon_depth_clear_t depth_clear;
279 unsigned long ring_offset;
280 unsigned long ring_rptr_offset;
281 unsigned long buffers_offset;
282 unsigned long gart_textures_offset;
284 drm_local_map_t *sarea;
285 drm_local_map_t *mmio;
286 drm_local_map_t *cp_ring;
287 drm_local_map_t *ring_rptr;
288 drm_local_map_t *gart_textures;
290 struct mem_block *gart_heap;
291 struct mem_block *fb_heap;
294 wait_queue_head_t swi_queue;
295 atomic_t swi_emitted;
297 uint32_t irq_enable_reg;
300 struct radeon_surface surfaces[RADEON_MAX_SURFACES];
301 struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
303 unsigned long pcigart_offset;
304 unsigned int pcigart_offset_set;
305 struct drm_ati_pcigart_info gart_info;
309 unsigned int crtc_last_cnt;
310 unsigned int crtc2_last_cnt;
312 /* starting from here on, data is preserved accross an open */
313 uint32_t flags; /* see radeon_chip_flags */
314 unsigned long fb_aper_offset;
316 } drm_radeon_private_t;
318 typedef struct drm_radeon_buf_priv {
320 } drm_radeon_buf_priv_t;
322 typedef struct drm_radeon_kcmd_buffer {
326 struct drm_clip_rect __user *boxes;
327 } drm_radeon_kcmd_buffer_t;
329 extern int radeon_no_wb;
330 extern struct drm_ioctl_desc radeon_ioctls[];
331 extern int radeon_max_ioctl;
333 /* Check whether the given hardware address is inside the framebuffer or the
336 static __inline__ int radeon_check_offset(drm_radeon_private_t *dev_priv,
339 u32 fb_start = dev_priv->fb_location;
340 u32 fb_end = fb_start + dev_priv->fb_size - 1;
341 u32 gart_start = dev_priv->gart_vm_start;
342 u32 gart_end = gart_start + dev_priv->gart_size - 1;
344 return ((off >= fb_start && off <= fb_end) ||
345 (off >= gart_start && off <= gart_end));
349 extern int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv);
350 extern int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv);
351 extern int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv);
352 extern int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
353 extern int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv);
354 extern int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv);
355 extern int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
356 extern int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv);
357 extern int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
358 extern u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv);
360 extern void radeon_freelist_reset(struct drm_device * dev);
361 extern struct drm_buf *radeon_freelist_get(struct drm_device * dev);
363 extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
365 extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
367 extern int radeon_mem_alloc(struct drm_device *dev, void *data, struct drm_file *file_priv);
368 extern int radeon_mem_free(struct drm_device *dev, void *data, struct drm_file *file_priv);
369 extern int radeon_mem_init_heap(struct drm_device *dev, void *data, struct drm_file *file_priv);
370 extern void radeon_mem_takedown(struct mem_block **heap);
371 extern void radeon_mem_release(struct drm_file *file_priv,
372 struct mem_block *heap);
375 extern int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv);
376 extern int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv);
378 extern void radeon_do_release(struct drm_device * dev);
379 extern u32 radeon_get_vblank_counter(struct drm_device *dev, int crtc);
380 extern int radeon_enable_vblank(struct drm_device *dev, int crtc);
381 extern void radeon_disable_vblank(struct drm_device *dev, int crtc);
382 extern void radeon_do_release(struct drm_device * dev);
383 extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
384 extern void radeon_driver_irq_preinstall(struct drm_device * dev);
385 extern int radeon_driver_irq_postinstall(struct drm_device * dev);
386 extern void radeon_driver_irq_uninstall(struct drm_device * dev);
387 extern int radeon_vblank_crtc_get(struct drm_device *dev);
388 extern int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value);
390 extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
391 extern int radeon_driver_unload(struct drm_device *dev);
392 extern int radeon_driver_firstopen(struct drm_device *dev);
393 extern void radeon_driver_preclose(struct drm_device * dev,
394 struct drm_file *file_priv);
395 extern void radeon_driver_postclose(struct drm_device * dev,
396 struct drm_file *file_priv);
397 extern void radeon_driver_lastclose(struct drm_device * dev);
398 extern int radeon_driver_open(struct drm_device * dev,
399 struct drm_file * file_priv);
400 extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
404 extern void r300_init_reg_flags(struct drm_device *dev);
406 extern int r300_do_cp_cmdbuf(struct drm_device *dev,
407 struct drm_file *file_priv,
408 drm_radeon_kcmd_buffer_t *cmdbuf);
410 /* Flags for stats.boxes
412 #define RADEON_BOX_DMA_IDLE 0x1
413 #define RADEON_BOX_RING_FULL 0x2
414 #define RADEON_BOX_FLIP 0x4
415 #define RADEON_BOX_WAIT_IDLE 0x8
416 #define RADEON_BOX_TEXTURE_LOAD 0x10
418 /* Register definitions, register access macros and drmAddMap constants
419 * for Radeon kernel driver.
421 #define RADEON_AGP_COMMAND 0x0f60
422 #define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
423 # define RADEON_AGP_ENABLE (1<<8)
424 #define RADEON_AUX_SCISSOR_CNTL 0x26f0
425 # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
426 # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
427 # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
428 # define RADEON_SCISSOR_0_ENABLE (1 << 28)
429 # define RADEON_SCISSOR_1_ENABLE (1 << 29)
430 # define RADEON_SCISSOR_2_ENABLE (1 << 30)
432 #define RADEON_BUS_CNTL 0x0030
433 # define RADEON_BUS_MASTER_DIS (1 << 6)
435 #define RADEON_CLOCK_CNTL_DATA 0x000c
436 # define RADEON_PLL_WR_EN (1 << 7)
437 #define RADEON_CLOCK_CNTL_INDEX 0x0008
438 #define RADEON_CONFIG_APER_SIZE 0x0108
439 #define RADEON_CONFIG_MEMSIZE 0x00f8
440 #define RADEON_CRTC_OFFSET 0x0224
441 #define RADEON_CRTC_OFFSET_CNTL 0x0228
442 # define RADEON_CRTC_TILE_EN (1 << 15)
443 # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
444 #define RADEON_CRTC2_OFFSET 0x0324
445 #define RADEON_CRTC2_OFFSET_CNTL 0x0328
447 #define RADEON_PCIE_INDEX 0x0030
448 #define RADEON_PCIE_DATA 0x0034
449 #define RADEON_PCIE_TX_GART_CNTL 0x10
450 # define RADEON_PCIE_TX_GART_EN (1 << 0)
451 # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0 << 1)
452 # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1 << 1)
453 # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3 << 1)
454 # define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0 << 3)
455 # define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1 << 3)
456 # define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1 << 5)
457 # define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1 << 8)
458 #define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
459 #define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
460 #define RADEON_PCIE_TX_GART_BASE 0x13
461 #define RADEON_PCIE_TX_GART_START_LO 0x14
462 #define RADEON_PCIE_TX_GART_START_HI 0x15
463 #define RADEON_PCIE_TX_GART_END_LO 0x16
464 #define RADEON_PCIE_TX_GART_END_HI 0x17
466 #define RS400_NB_MC_INDEX 0x168
467 # define RS400_NB_MC_IND_WR_EN (1 << 8)
468 #define RS400_NB_MC_DATA 0x16c
470 #define RS690_MC_INDEX 0x78
471 # define RS690_MC_INDEX_MASK 0x1ff
472 # define RS690_MC_INDEX_WR_EN (1 << 9)
473 # define RS690_MC_INDEX_WR_ACK 0x7f
474 #define RS690_MC_DATA 0x7c
476 /* MC indirect registers */
477 #define RS400_MC_MISC_CNTL 0x18
478 # define RS400_DISABLE_GTW (1 << 1)
479 /* switch between MCIND GART and MM GART registers. 0 = mmgart, 1 = mcind gart */
480 # define RS400_GART_INDEX_REG_EN (1 << 12)
481 # define RS690_BLOCK_GFX_D3_EN (1 << 14)
482 #define RS400_K8_FB_LOCATION 0x1e
483 #define RS400_GART_FEATURE_ID 0x2b
484 # define RS400_HANG_EN (1 << 11)
485 # define RS400_TLB_ENABLE (1 << 18)
486 # define RS400_P2P_ENABLE (1 << 19)
487 # define RS400_GTW_LAC_EN (1 << 25)
488 # define RS400_2LEVEL_GART (0 << 30)
489 # define RS400_1LEVEL_GART (1 << 30)
490 # define RS400_PDC_EN (1 << 31)
491 #define RS400_GART_BASE 0x2c
492 #define RS400_GART_CACHE_CNTRL 0x2e
493 # define RS400_GART_CACHE_INVALIDATE (1 << 0) /* wait for it to clear */
495 # define RS690_MC_GART_CLEAR_STATUS (1 << 1)
496 # define RS690_MC_GART_CLEAR_DONE (0 << 1)
497 # define RS690_MC_GART_CLEAR_PENDING (1 << 1)
498 #define RS400_AGP_ADDRESS_SPACE_SIZE 0x38
499 # define RS400_GART_EN (1 << 0)
500 # define RS400_VA_SIZE_32MB (0 << 1)
501 # define RS400_VA_SIZE_64MB (1 << 1)
502 # define RS400_VA_SIZE_128MB (2 << 1)
503 # define RS400_VA_SIZE_256MB (3 << 1)
504 # define RS400_VA_SIZE_512MB (4 << 1)
505 # define RS400_VA_SIZE_1GB (5 << 1)
506 # define RS400_VA_SIZE_2GB (6 << 1)
507 #define RS400_AGP_MODE_CNTL 0x39
508 # define RS400_POST_GART_Q_SIZE (1 << 18)
509 # define RS400_NONGART_SNOOP (1 << 19)
510 # define RS400_AGP_RD_BUF_SIZE (1 << 20)
511 # define RS400_REQ_TYPE_SNOOP_SHIFT 22
512 # define RS400_REQ_TYPE_SNOOP_MASK 0x3
513 # define RS400_REQ_TYPE_SNOOP_DIS (1 << 24)
514 #define RS400_MC_MISC_UMA_CNTL 0x5f
515 #define RS400_MC_MCLK_CNTL 0x7a
516 #define RS400_MC_UMA_DUALCH_CNTL 0x86
518 #define RS690_MC_FB_LOCATION 0x100
519 #define RS690_MC_AGP_LOCATION 0x101
520 #define RS690_MC_AGP_BASE 0x102
521 #define RS690_MC_AGP_BASE_2 0x103
523 #define R520_MC_IND_INDEX 0x70
524 #define R520_MC_IND_WR_EN (1 << 24)
525 #define R520_MC_IND_DATA 0x74
527 #define RV515_MC_FB_LOCATION 0x01
528 #define RV515_MC_AGP_LOCATION 0x02
530 #define R520_MC_FB_LOCATION 0x04
531 #define R520_MC_AGP_LOCATION 0x05
533 #define RADEON_MPP_TB_CONFIG 0x01c0
534 #define RADEON_MEM_CNTL 0x0140
535 #define RADEON_MEM_SDRAM_MODE_REG 0x0158
536 #define RADEON_AGP_BASE_2 0x015c
537 #define RS400_AGP_BASE_2 0x0164
538 #define RADEON_AGP_BASE 0x0170
540 #define RADEON_RB3D_COLOROFFSET 0x1c40
541 #define RADEON_RB3D_COLORPITCH 0x1c48
543 #define RADEON_SRC_X_Y 0x1590
545 #define RADEON_DP_GUI_MASTER_CNTL 0x146c
546 # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
547 # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
548 # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
549 # define RADEON_GMC_BRUSH_NONE (15 << 4)
550 # define RADEON_GMC_DST_16BPP (4 << 8)
551 # define RADEON_GMC_DST_24BPP (5 << 8)
552 # define RADEON_GMC_DST_32BPP (6 << 8)
553 # define RADEON_GMC_DST_DATATYPE_SHIFT 8
554 # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
555 # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
556 # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
557 # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
558 # define RADEON_GMC_WR_MSK_DIS (1 << 30)
559 # define RADEON_ROP3_S 0x00cc0000
560 # define RADEON_ROP3_P 0x00f00000
561 #define RADEON_DP_WRITE_MASK 0x16cc
562 #define RADEON_SRC_PITCH_OFFSET 0x1428
563 #define RADEON_DST_PITCH_OFFSET 0x142c
564 #define RADEON_DST_PITCH_OFFSET_C 0x1c80
565 # define RADEON_DST_TILE_LINEAR (0 << 30)
566 # define RADEON_DST_TILE_MACRO (1 << 30)
567 # define RADEON_DST_TILE_MICRO (2 << 30)
568 # define RADEON_DST_TILE_BOTH (3 << 30)
570 #define RADEON_SCRATCH_REG0 0x15e0
571 #define RADEON_SCRATCH_REG1 0x15e4
572 #define RADEON_SCRATCH_REG2 0x15e8
573 #define RADEON_SCRATCH_REG3 0x15ec
574 #define RADEON_SCRATCH_REG4 0x15f0
575 #define RADEON_SCRATCH_REG5 0x15f4
576 #define RADEON_SCRATCH_UMSK 0x0770
577 #define RADEON_SCRATCH_ADDR 0x0774
579 #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
581 #define GET_SCRATCH( x ) (dev_priv->writeback_works \
582 ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
583 : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
585 #define RADEON_CRTC_CRNT_FRAME 0x0214
586 #define RADEON_CRTC2_CRNT_FRAME 0x0314
588 #define RADEON_CRTC_STATUS 0x005c
589 #define RADEON_CRTC2_STATUS 0x03fc
591 #define RADEON_GEN_INT_CNTL 0x0040
592 # define RADEON_CRTC_VBLANK_MASK (1 << 0)
593 # define RADEON_CRTC2_VBLANK_MASK (1 << 9)
594 # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
595 # define RADEON_SW_INT_ENABLE (1 << 25)
597 #define RADEON_GEN_INT_STATUS 0x0044
598 # define RADEON_CRTC_VBLANK_STAT (1 << 0)
599 # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
600 # define RADEON_CRTC2_VBLANK_STAT (1 << 9)
601 # define RADEON_CRTC2_VBLANK_STAT_ACK (1 << 9)
602 # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
603 # define RADEON_SW_INT_TEST (1 << 25)
604 # define RADEON_SW_INT_TEST_ACK (1 << 25)
605 # define RADEON_SW_INT_FIRE (1 << 26)
607 #define RADEON_HOST_PATH_CNTL 0x0130
608 # define RADEON_HDP_SOFT_RESET (1 << 26)
609 # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
610 # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
612 #define RADEON_ISYNC_CNTL 0x1724
613 # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
614 # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
615 # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
616 # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
617 # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
618 # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
620 #define RADEON_RBBM_GUICNTL 0x172c
621 # define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
622 # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
623 # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
624 # define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
626 #define RADEON_MC_AGP_LOCATION 0x014c
627 #define RADEON_MC_FB_LOCATION 0x0148
628 #define RADEON_MCLK_CNTL 0x0012
629 # define RADEON_FORCEON_MCLKA (1 << 16)
630 # define RADEON_FORCEON_MCLKB (1 << 17)
631 # define RADEON_FORCEON_YCLKA (1 << 18)
632 # define RADEON_FORCEON_YCLKB (1 << 19)
633 # define RADEON_FORCEON_MC (1 << 20)
634 # define RADEON_FORCEON_AIC (1 << 21)
636 #define RADEON_PP_BORDER_COLOR_0 0x1d40
637 #define RADEON_PP_BORDER_COLOR_1 0x1d44
638 #define RADEON_PP_BORDER_COLOR_2 0x1d48
639 #define RADEON_PP_CNTL 0x1c38
640 # define RADEON_SCISSOR_ENABLE (1 << 1)
641 #define RADEON_PP_LUM_MATRIX 0x1d00
642 #define RADEON_PP_MISC 0x1c14
643 #define RADEON_PP_ROT_MATRIX_0 0x1d58
644 #define RADEON_PP_TXFILTER_0 0x1c54
645 #define RADEON_PP_TXOFFSET_0 0x1c5c
646 #define RADEON_PP_TXFILTER_1 0x1c6c
647 #define RADEON_PP_TXFILTER_2 0x1c84
649 #define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
650 # define RADEON_RB2D_DC_FLUSH (3 << 0)
651 # define RADEON_RB2D_DC_FREE (3 << 2)
652 # define RADEON_RB2D_DC_FLUSH_ALL 0xf
653 # define RADEON_RB2D_DC_BUSY (1 << 31)
654 #define RADEON_RB3D_CNTL 0x1c3c
655 # define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
656 # define RADEON_PLANE_MASK_ENABLE (1 << 1)
657 # define RADEON_DITHER_ENABLE (1 << 2)
658 # define RADEON_ROUND_ENABLE (1 << 3)
659 # define RADEON_SCALE_DITHER_ENABLE (1 << 4)
660 # define RADEON_DITHER_INIT (1 << 5)
661 # define RADEON_ROP_ENABLE (1 << 6)
662 # define RADEON_STENCIL_ENABLE (1 << 7)
663 # define RADEON_Z_ENABLE (1 << 8)
664 # define RADEON_ZBLOCK16 (1 << 15)
665 #define RADEON_RB3D_DEPTHOFFSET 0x1c24
666 #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
667 #define RADEON_RB3D_DEPTHPITCH 0x1c28
668 #define RADEON_RB3D_PLANEMASK 0x1d84
669 #define RADEON_RB3D_STENCILREFMASK 0x1d7c
670 #define RADEON_RB3D_ZCACHE_MODE 0x3250
671 #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
672 # define RADEON_RB3D_ZC_FLUSH (1 << 0)
673 # define RADEON_RB3D_ZC_FREE (1 << 2)
674 # define RADEON_RB3D_ZC_FLUSH_ALL 0x5
675 # define RADEON_RB3D_ZC_BUSY (1 << 31)
676 #define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325c
677 # define RADEON_RB3D_DC_FLUSH (3 << 0)
678 # define RADEON_RB3D_DC_FREE (3 << 2)
679 # define RADEON_RB3D_DC_FLUSH_ALL 0xf
680 # define RADEON_RB3D_DC_BUSY (1 << 31)
681 #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
682 # define RADEON_Z_TEST_MASK (7 << 4)
683 # define RADEON_Z_TEST_ALWAYS (7 << 4)
684 # define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
685 # define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
686 # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
687 # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
688 # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
689 # define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
690 # define RADEON_FORCE_Z_DIRTY (1 << 29)
691 # define RADEON_Z_WRITE_ENABLE (1 << 30)
692 # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
693 #define RADEON_RBBM_SOFT_RESET 0x00f0
694 # define RADEON_SOFT_RESET_CP (1 << 0)
695 # define RADEON_SOFT_RESET_HI (1 << 1)
696 # define RADEON_SOFT_RESET_SE (1 << 2)
697 # define RADEON_SOFT_RESET_RE (1 << 3)
698 # define RADEON_SOFT_RESET_PP (1 << 4)
699 # define RADEON_SOFT_RESET_E2 (1 << 5)
700 # define RADEON_SOFT_RESET_RB (1 << 6)
701 # define RADEON_SOFT_RESET_HDP (1 << 7)
703 * 6:0 Available slots in the FIFO
704 * 8 Host Interface active
705 * 9 CP request active
706 * 10 FIFO request active
707 * 11 Host Interface retry active
709 * 13 FIFO retry active
710 * 14 FIFO pipeline busy
711 * 15 Event engine busy
712 * 16 CP command stream busy
714 * 18 2D portion of render backend busy
715 * 20 3D setup engine busy
717 * 27 CBA 2D engine busy
718 * 31 2D engine busy or 3D engine busy or FIFO not empty or CP busy or
719 * command stream queue not empty or Ring Buffer not empty
721 #define RADEON_RBBM_STATUS 0x0e40
722 /* Same as the previous RADEON_RBBM_STATUS; this is a mirror of that register. */
723 /* #define RADEON_RBBM_STATUS 0x1740 */
724 /* bits 6:0 are dword slots available in the cmd fifo */
725 # define RADEON_RBBM_FIFOCNT_MASK 0x007f
726 # define RADEON_HIRQ_ON_RBB (1 << 8)
727 # define RADEON_CPRQ_ON_RBB (1 << 9)
728 # define RADEON_CFRQ_ON_RBB (1 << 10)
729 # define RADEON_HIRQ_IN_RTBUF (1 << 11)
730 # define RADEON_CPRQ_IN_RTBUF (1 << 12)
731 # define RADEON_CFRQ_IN_RTBUF (1 << 13)
732 # define RADEON_PIPE_BUSY (1 << 14)
733 # define RADEON_ENG_EV_BUSY (1 << 15)
734 # define RADEON_CP_CMDSTRM_BUSY (1 << 16)
735 # define RADEON_E2_BUSY (1 << 17)
736 # define RADEON_RB2D_BUSY (1 << 18)
737 # define RADEON_RB3D_BUSY (1 << 19) /* not used on r300 */
738 # define RADEON_VAP_BUSY (1 << 20)
739 # define RADEON_RE_BUSY (1 << 21) /* not used on r300 */
740 # define RADEON_TAM_BUSY (1 << 22) /* not used on r300 */
741 # define RADEON_TDM_BUSY (1 << 23) /* not used on r300 */
742 # define RADEON_PB_BUSY (1 << 24) /* not used on r300 */
743 # define RADEON_TIM_BUSY (1 << 25) /* not used on r300 */
744 # define RADEON_GA_BUSY (1 << 26)
745 # define RADEON_CBA2D_BUSY (1 << 27)
746 # define RADEON_RBBM_ACTIVE (1 << 31)
747 #define RADEON_RE_LINE_PATTERN 0x1cd0
748 #define RADEON_RE_MISC 0x26c4
749 #define RADEON_RE_TOP_LEFT 0x26c0
750 #define RADEON_RE_WIDTH_HEIGHT 0x1c44
751 #define RADEON_RE_STIPPLE_ADDR 0x1cc8
752 #define RADEON_RE_STIPPLE_DATA 0x1ccc
754 #define RADEON_SCISSOR_TL_0 0x1cd8
755 #define RADEON_SCISSOR_BR_0 0x1cdc
756 #define RADEON_SCISSOR_TL_1 0x1ce0
757 #define RADEON_SCISSOR_BR_1 0x1ce4
758 #define RADEON_SCISSOR_TL_2 0x1ce8
759 #define RADEON_SCISSOR_BR_2 0x1cec
760 #define RADEON_SE_COORD_FMT 0x1c50
761 #define RADEON_SE_CNTL 0x1c4c
762 # define RADEON_FFACE_CULL_CW (0 << 0)
763 # define RADEON_BFACE_SOLID (3 << 1)
764 # define RADEON_FFACE_SOLID (3 << 3)
765 # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
766 # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
767 # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
768 # define RADEON_ALPHA_SHADE_FLAT (1 << 10)
769 # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
770 # define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
771 # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
772 # define RADEON_FOG_SHADE_FLAT (1 << 14)
773 # define RADEON_FOG_SHADE_GOURAUD (2 << 14)
774 # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
775 # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
776 # define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
777 # define RADEON_ROUND_MODE_TRUNC (0 << 28)
778 # define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
779 #define RADEON_SE_CNTL_STATUS 0x2140
780 #define RADEON_SE_LINE_WIDTH 0x1db8
781 #define RADEON_SE_VPORT_XSCALE 0x1d98
782 #define RADEON_SE_ZBIAS_FACTOR 0x1db0
783 #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
784 #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
785 #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
786 # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
787 # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
788 #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
789 #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
790 # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
791 #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
792 #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
793 #define RADEON_SURFACE_ACCESS_CLR 0x0bfc
794 #define RADEON_SURFACE_CNTL 0x0b00
795 # define RADEON_SURF_TRANSLATION_DIS (1 << 8)
796 # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
797 # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
798 # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
799 # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
800 # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
801 # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
802 # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
803 # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
804 #define RADEON_SURFACE0_INFO 0x0b0c
805 # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
806 # define RADEON_SURF_TILE_MODE_MASK (3 << 16)
807 # define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
808 # define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
809 # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
810 # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
811 #define RADEON_SURFACE0_LOWER_BOUND 0x0b04
812 #define RADEON_SURFACE0_UPPER_BOUND 0x0b08
813 # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
814 #define RADEON_SURFACE1_INFO 0x0b1c
815 #define RADEON_SURFACE1_LOWER_BOUND 0x0b14
816 #define RADEON_SURFACE1_UPPER_BOUND 0x0b18
817 #define RADEON_SURFACE2_INFO 0x0b2c
818 #define RADEON_SURFACE2_LOWER_BOUND 0x0b24
819 #define RADEON_SURFACE2_UPPER_BOUND 0x0b28
820 #define RADEON_SURFACE3_INFO 0x0b3c
821 #define RADEON_SURFACE3_LOWER_BOUND 0x0b34
822 #define RADEON_SURFACE3_UPPER_BOUND 0x0b38
823 #define RADEON_SURFACE4_INFO 0x0b4c
824 #define RADEON_SURFACE4_LOWER_BOUND 0x0b44
825 #define RADEON_SURFACE4_UPPER_BOUND 0x0b48
826 #define RADEON_SURFACE5_INFO 0x0b5c
827 #define RADEON_SURFACE5_LOWER_BOUND 0x0b54
828 #define RADEON_SURFACE5_UPPER_BOUND 0x0b58
829 #define RADEON_SURFACE6_INFO 0x0b6c
830 #define RADEON_SURFACE6_LOWER_BOUND 0x0b64
831 #define RADEON_SURFACE6_UPPER_BOUND 0x0b68
832 #define RADEON_SURFACE7_INFO 0x0b7c
833 #define RADEON_SURFACE7_LOWER_BOUND 0x0b74
834 #define RADEON_SURFACE7_UPPER_BOUND 0x0b78
835 #define RADEON_SW_SEMAPHORE 0x013c
837 #define RADEON_WAIT_UNTIL 0x1720
838 # define RADEON_WAIT_CRTC_PFLIP (1 << 0)
839 # define RADEON_WAIT_2D_IDLE (1 << 14)
840 # define RADEON_WAIT_3D_IDLE (1 << 15)
841 # define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
842 # define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
843 # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
845 #define RADEON_RB3D_ZMASKOFFSET 0x3234
846 #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
847 # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
848 # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
851 #define RADEON_CP_ME_RAM_ADDR 0x07d4
852 #define RADEON_CP_ME_RAM_RADDR 0x07d8
853 #define RADEON_CP_ME_RAM_DATAH 0x07dc
854 #define RADEON_CP_ME_RAM_DATAL 0x07e0
856 #define RADEON_CP_RB_BASE 0x0700
857 #define RADEON_CP_RB_CNTL 0x0704
858 # define RADEON_BUF_SWAP_32BIT (2 << 16)
859 # define RADEON_RB_NO_UPDATE (1 << 27)
860 #define RADEON_CP_RB_RPTR_ADDR 0x070c
861 #define RADEON_CP_RB_RPTR 0x0710
862 #define RADEON_CP_RB_WPTR 0x0714
864 #define RADEON_CP_RB_WPTR_DELAY 0x0718
865 # define RADEON_PRE_WRITE_TIMER_SHIFT 0
866 # define RADEON_PRE_WRITE_LIMIT_SHIFT 23
868 #define RADEON_CP_IB_BASE 0x0738
870 #define RADEON_CP_CSQ_CNTL 0x0740
871 # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
872 # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
873 # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
874 # define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
875 # define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
876 # define RADEON_CSQ_PRIBM_INDBM (4 << 28)
877 # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
879 #define RADEON_AIC_CNTL 0x01d0
880 # define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
881 #define RADEON_AIC_STAT 0x01d4
882 #define RADEON_AIC_PT_BASE 0x01d8
883 #define RADEON_AIC_LO_ADDR 0x01dc
884 #define RADEON_AIC_HI_ADDR 0x01e0
885 #define RADEON_AIC_TLB_ADDR 0x01e4
886 #define RADEON_AIC_TLB_DATA 0x01e8
888 /* CP command packets */
889 #define RADEON_CP_PACKET0 0x00000000
890 # define RADEON_ONE_REG_WR (1 << 15)
891 #define RADEON_CP_PACKET1 0x40000000
892 #define RADEON_CP_PACKET2 0x80000000
893 #define RADEON_CP_PACKET3 0xC0000000
894 # define RADEON_CP_NOP 0x00001000
895 # define RADEON_CP_NEXT_CHAR 0x00001900
896 # define RADEON_CP_PLY_NEXTSCAN 0x00001D00
897 # define RADEON_CP_SET_SCISSORS 0x00001E00
898 /* GEN_INDX_PRIM is unsupported starting with R300 */
899 # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
900 # define RADEON_WAIT_FOR_IDLE 0x00002600
901 # define RADEON_3D_DRAW_VBUF 0x00002800
902 # define RADEON_3D_DRAW_IMMD 0x00002900
903 # define RADEON_3D_DRAW_INDX 0x00002A00
904 # define RADEON_CP_LOAD_PALETTE 0x00002C00
905 # define RADEON_3D_LOAD_VBPNTR 0x00002F00
906 # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
907 # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
908 # define RADEON_3D_CLEAR_ZMASK 0x00003200
909 # define RADEON_CP_INDX_BUFFER 0x00003300
910 # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
911 # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
912 # define RADEON_CP_3D_DRAW_INDX_2 0x00003600
913 # define RADEON_3D_CLEAR_HIZ 0x00003700
914 # define RADEON_CP_3D_CLEAR_CMASK 0x00003802
915 # define RADEON_CNTL_HOSTDATA_BLT 0x00009400
916 # define RADEON_CNTL_PAINT_MULTI 0x00009A00
917 # define RADEON_CNTL_BITBLT_MULTI 0x00009B00
918 # define RADEON_CNTL_SET_SCISSORS 0xC0001E00
920 #define RADEON_CP_PACKET_MASK 0xC0000000
921 #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
922 #define RADEON_CP_PACKET0_REG_MASK 0x000007ff
923 #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
924 #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
926 #define RADEON_VTX_Z_PRESENT (1 << 31)
927 #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
929 #define RADEON_PRIM_TYPE_NONE (0 << 0)
930 #define RADEON_PRIM_TYPE_POINT (1 << 0)
931 #define RADEON_PRIM_TYPE_LINE (2 << 0)
932 #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
933 #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
934 #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
935 #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
936 #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
937 #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
938 #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
939 #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
940 #define RADEON_PRIM_TYPE_MASK 0xf
941 #define RADEON_PRIM_WALK_IND (1 << 4)
942 #define RADEON_PRIM_WALK_LIST (2 << 4)
943 #define RADEON_PRIM_WALK_RING (3 << 4)
944 #define RADEON_COLOR_ORDER_BGRA (0 << 6)
945 #define RADEON_COLOR_ORDER_RGBA (1 << 6)
946 #define RADEON_MAOS_ENABLE (1 << 7)
947 #define RADEON_VTX_FMT_R128_MODE (0 << 8)
948 #define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
949 #define RADEON_NUM_VERTICES_SHIFT 16
951 #define RADEON_COLOR_FORMAT_CI8 2
952 #define RADEON_COLOR_FORMAT_ARGB1555 3
953 #define RADEON_COLOR_FORMAT_RGB565 4
954 #define RADEON_COLOR_FORMAT_ARGB8888 6
955 #define RADEON_COLOR_FORMAT_RGB332 7
956 #define RADEON_COLOR_FORMAT_RGB8 9
957 #define RADEON_COLOR_FORMAT_ARGB4444 15
959 #define RADEON_TXFORMAT_I8 0
960 #define RADEON_TXFORMAT_AI88 1
961 #define RADEON_TXFORMAT_RGB332 2
962 #define RADEON_TXFORMAT_ARGB1555 3
963 #define RADEON_TXFORMAT_RGB565 4
964 #define RADEON_TXFORMAT_ARGB4444 5
965 #define RADEON_TXFORMAT_ARGB8888 6
966 #define RADEON_TXFORMAT_RGBA8888 7
967 #define RADEON_TXFORMAT_Y8 8
968 #define RADEON_TXFORMAT_VYUY422 10
969 #define RADEON_TXFORMAT_YVYU422 11
970 #define RADEON_TXFORMAT_DXT1 12
971 #define RADEON_TXFORMAT_DXT23 14
972 #define RADEON_TXFORMAT_DXT45 15
974 #define R200_PP_TXCBLEND_0 0x2f00
975 #define R200_PP_TXCBLEND_1 0x2f10
976 #define R200_PP_TXCBLEND_2 0x2f20
977 #define R200_PP_TXCBLEND_3 0x2f30
978 #define R200_PP_TXCBLEND_4 0x2f40
979 #define R200_PP_TXCBLEND_5 0x2f50
980 #define R200_PP_TXCBLEND_6 0x2f60
981 #define R200_PP_TXCBLEND_7 0x2f70
982 #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
983 #define R200_PP_TFACTOR_0 0x2ee0
984 #define R200_SE_VTX_FMT_0 0x2088
985 #define R200_SE_VAP_CNTL 0x2080
986 #define R200_SE_TCL_MATRIX_SEL_0 0x2230
987 #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
988 #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
989 #define R200_PP_TXFILTER_5 0x2ca0
990 #define R200_PP_TXFILTER_4 0x2c80
991 #define R200_PP_TXFILTER_3 0x2c60
992 #define R200_PP_TXFILTER_2 0x2c40
993 #define R200_PP_TXFILTER_1 0x2c20
994 #define R200_PP_TXFILTER_0 0x2c00
995 #define R200_PP_TXOFFSET_5 0x2d78
996 #define R200_PP_TXOFFSET_4 0x2d60
997 #define R200_PP_TXOFFSET_3 0x2d48
998 #define R200_PP_TXOFFSET_2 0x2d30
999 #define R200_PP_TXOFFSET_1 0x2d18
1000 #define R200_PP_TXOFFSET_0 0x2d00
1002 #define R200_PP_CUBIC_FACES_0 0x2c18
1003 #define R200_PP_CUBIC_FACES_1 0x2c38
1004 #define R200_PP_CUBIC_FACES_2 0x2c58
1005 #define R200_PP_CUBIC_FACES_3 0x2c78
1006 #define R200_PP_CUBIC_FACES_4 0x2c98
1007 #define R200_PP_CUBIC_FACES_5 0x2cb8
1008 #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
1009 #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
1010 #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
1011 #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
1012 #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
1013 #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
1014 #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
1015 #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
1016 #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
1017 #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
1018 #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
1019 #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
1020 #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
1021 #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
1022 #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
1023 #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
1024 #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
1025 #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
1026 #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
1027 #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
1028 #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
1029 #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
1030 #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
1031 #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
1032 #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
1033 #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
1034 #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
1035 #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
1036 #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
1037 #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
1039 #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
1040 #define R200_SE_VTE_CNTL 0x20b0
1041 #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
1042 #define R200_PP_TAM_DEBUG3 0x2d9c
1043 #define R200_PP_CNTL_X 0x2cc4
1044 #define R200_SE_VAP_CNTL_STATUS 0x2140
1045 #define R200_RE_SCISSOR_TL_0 0x1cd8
1046 #define R200_RE_SCISSOR_TL_1 0x1ce0
1047 #define R200_RE_SCISSOR_TL_2 0x1ce8
1048 #define R200_RB3D_DEPTHXY_OFFSET 0x1d60
1049 #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
1050 #define R200_SE_VTX_STATE_CNTL 0x2180
1051 #define R200_RE_POINTSIZE 0x2648
1052 #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
1054 #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
1055 #define RADEON_PP_TEX_SIZE_1 0x1d0c
1056 #define RADEON_PP_TEX_SIZE_2 0x1d14
1058 #define RADEON_PP_CUBIC_FACES_0 0x1d24
1059 #define RADEON_PP_CUBIC_FACES_1 0x1d28
1060 #define RADEON_PP_CUBIC_FACES_2 0x1d2c
1061 #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
1062 #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
1063 #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
1065 #define RADEON_SE_TCL_STATE_FLUSH 0x2284
1067 #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
1068 #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
1069 #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
1070 #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
1071 #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
1072 #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
1073 #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
1074 #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
1075 #define R200_3D_DRAW_IMMD_2 0xC0003500
1076 #define R200_SE_VTX_FMT_1 0x208c
1077 #define R200_RE_CNTL 0x1c50
1079 #define R200_RB3D_BLENDCOLOR 0x3218
1081 #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
1083 #define R200_PP_TRI_PERF 0x2cf8
1085 #define R200_PP_AFS_0 0x2f80
1086 #define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
1088 #define R200_VAP_PVS_CNTL_1 0x22D0
1090 /* MPEG settings from VHA code */
1091 #define RADEON_VHA_SETTO16_1 0x2694
1092 #define RADEON_VHA_SETTO16_2 0x2680
1093 #define RADEON_VHA_SETTO0_1 0x1840
1094 #define RADEON_VHA_FB_OFFSET 0x19e4
1095 #define RADEON_VHA_SETTO1AND70S 0x19d8
1096 #define RADEON_VHA_DST_PITCH 0x1408
1098 // set as reference header
1099 #define RADEON_VHA_BACKFRAME0_OFF_Y 0x1840
1100 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_Y 0x1844
1101 #define RADEON_VHA_BACKFRAME0_OFF_U 0x1848
1102 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_U 0x184c
1103 #define RADOEN_VHA_BACKFRAME0_OFF_V 0x1850
1104 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_V 0x1854
1105 #define RADEON_VHA_FORWFRAME0_OFF_Y 0x1858
1106 #define RADEON_VHA_FORWFRAME1_OFF_PITCH_Y 0x185c
1107 #define RADEON_VHA_FORWFRAME0_OFF_U 0x1860
1108 #define RADEON_VHA_FORWFRAME1_OFF_PITCH_U 0x1864
1109 #define RADEON_VHA_FORWFRAME0_OFF_V 0x1868
1110 #define RADEON_VHA_FORWFRAME0_OFF_PITCH_V 0x1880
1111 #define RADEON_VHA_BACKFRAME0_OFF_Y_2 0x1884
1112 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_Y_2 0x1888
1113 #define RADEON_VHA_BACKFRAME0_OFF_U_2 0x188c
1114 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_U_2 0x1890
1115 #define RADEON_VHA_BACKFRAME0_OFF_V_2 0x1894
1116 #define RADEON_VHA_BACKFRAME1_OFF_PITCH_V_2 0x1898
1121 #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
1123 #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
1124 #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
1125 #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
1126 #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
1127 #define RADEON_LAST_DISPATCH 1
1129 #define RADEON_MAX_VB_AGE 0x7fffffff
1130 #define RADEON_MAX_VB_VERTS (0xffff)
1132 #define RADEON_RING_HIGH_MARK 128
1134 #define RADEON_PCIGART_TABLE_SIZE (32*1024)
1136 #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
1137 #define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
1138 #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
1139 #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
1141 #define RADEON_WRITE_PLL( addr, val ) \
1143 RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
1144 ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
1145 RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
1148 #define RADEON_WRITE_PCIE( addr, val ) \
1150 RADEON_WRITE8( RADEON_PCIE_INDEX, \
1152 RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
1155 #define R500_WRITE_MCIND( addr, val ) \
1157 RADEON_WRITE(R520_MC_IND_INDEX, 0xff0000 | ((addr) & 0xff)); \
1158 RADEON_WRITE(R520_MC_IND_DATA, (val)); \
1159 RADEON_WRITE(R520_MC_IND_INDEX, 0); \
1162 #define RS400_WRITE_MCIND( addr, val ) \
1164 RADEON_WRITE( RS400_NB_MC_INDEX, \
1165 ((addr) & 0x7f) | RS400_NB_MC_IND_WR_EN); \
1166 RADEON_WRITE( RS400_NB_MC_DATA, (val) ); \
1167 RADEON_WRITE( RS400_NB_MC_INDEX, 0x7f ); \
1170 #define RS690_WRITE_MCIND( addr, val ) \
1172 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_EN | ((addr) & RS690_MC_INDEX_MASK)); \
1173 RADEON_WRITE(RS690_MC_DATA, val); \
1174 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_ACK); \
1177 #define IGP_WRITE_MCIND( addr, val ) \
1179 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) \
1180 RS690_WRITE_MCIND( addr, val ); \
1182 RS400_WRITE_MCIND( addr, val ); \
1185 #define CP_PACKET0( reg, n ) \
1186 (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
1187 #define CP_PACKET0_TABLE( reg, n ) \
1188 (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
1189 #define CP_PACKET1( reg0, reg1 ) \
1190 (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
1191 #define CP_PACKET2() \
1193 #define CP_PACKET3( pkt, n ) \
1194 (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
1196 /* ================================================================
1197 * Engine control helper macros
1200 #define RADEON_WAIT_UNTIL_2D_IDLE() do { \
1201 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1202 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
1203 RADEON_WAIT_HOST_IDLECLEAN) ); \
1206 #define RADEON_WAIT_UNTIL_3D_IDLE() do { \
1207 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1208 OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
1209 RADEON_WAIT_HOST_IDLECLEAN) ); \
1212 #define RADEON_WAIT_UNTIL_IDLE() do { \
1213 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1214 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
1215 RADEON_WAIT_3D_IDLECLEAN | \
1216 RADEON_WAIT_HOST_IDLECLEAN) ); \
1219 #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
1220 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1221 OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
1224 #define RADEON_FLUSH_CACHE() do { \
1225 OUT_RING( CP_PACKET0( RADEON_RB3D_DSTCACHE_CTLSTAT, 0 ) ); \
1226 OUT_RING( RADEON_RB3D_DC_FLUSH ); \
1229 #define RADEON_PURGE_CACHE() do { \
1230 OUT_RING( CP_PACKET0( RADEON_RB3D_DSTCACHE_CTLSTAT, 0 ) ); \
1231 OUT_RING( RADEON_RB3D_DC_FLUSH_ALL ); \
1234 #define RADEON_FLUSH_ZCACHE() do { \
1235 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
1236 OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
1239 #define RADEON_PURGE_ZCACHE() do { \
1240 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
1241 OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
1244 /* ================================================================
1245 * Misc helper macros
1248 /* Perfbox functionality only.
1250 #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
1252 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
1253 u32 head = GET_RING_HEAD( dev_priv ); \
1254 if (head == dev_priv->ring.tail) \
1255 dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
1259 #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
1261 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
1262 if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
1263 int __ret = radeon_do_cp_idle( dev_priv ); \
1264 if ( __ret ) return __ret; \
1265 sarea_priv->last_dispatch = 0; \
1266 radeon_freelist_reset( dev ); \
1270 #define RADEON_DISPATCH_AGE( age ) do { \
1271 OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
1275 #define RADEON_FRAME_AGE( age ) do { \
1276 OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
1280 #define RADEON_CLEAR_AGE( age ) do { \
1281 OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
1285 /* ================================================================
1289 #define RADEON_VERBOSE 0
1291 #define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
1293 #define BEGIN_RING( n ) do { \
1294 if ( RADEON_VERBOSE ) { \
1295 DRM_INFO( "BEGIN_RING( %d )\n", (n)); \
1297 if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
1299 radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
1301 _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
1302 ring = dev_priv->ring.start; \
1303 write = dev_priv->ring.tail; \
1304 mask = dev_priv->ring.tail_mask; \
1307 #define ADVANCE_RING() do { \
1308 if ( RADEON_VERBOSE ) { \
1309 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
1310 write, dev_priv->ring.tail ); \
1312 if (((dev_priv->ring.tail + _nr) & mask) != write) { \
1314 "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
1315 ((dev_priv->ring.tail + _nr) & mask), \
1318 dev_priv->ring.tail = write; \
1321 #define COMMIT_RING() do { \
1322 /* Flush writes to ring */ \
1323 DRM_MEMORYBARRIER(); \
1324 GET_RING_HEAD( dev_priv ); \
1325 RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
1326 /* read from PCI bus to ensure correct posting */ \
1327 RADEON_READ( RADEON_CP_RB_RPTR ); \
1330 #define OUT_RING( x ) do { \
1331 if ( RADEON_VERBOSE ) { \
1332 DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
1333 (unsigned int)(x), write ); \
1335 ring[write++] = (x); \
1339 #define OUT_RING_REG( reg, val ) do { \
1340 OUT_RING( CP_PACKET0( reg, 0 ) ); \
1344 #define OUT_RING_TABLE( tab, sz ) do { \
1346 int *_tab = (int *)(tab); \
1348 if (write + _size > mask) { \
1349 int _i = (mask+1) - write; \
1352 *(int *)(ring + write) = *_tab++; \
1359 while (_size > 0) { \
1360 *(ring + write) = *_tab++; \
1367 #endif /* __RADEON_DRV_H__ */