3 * Header for the Direct Rendering Manager
5 * \author Rickard E. (Rik) Faith <faith@valinux.com>
7 * \par Acknowledgments:
8 * Dec 1999, Richard Henderson <rth@twiddle.net>, move to generic \c cmpxchg.
12 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
13 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
14 * All rights reserved.
16 * Permission is hereby granted, free of charge, to any person obtaining a
17 * copy of this software and associated documentation files (the "Software"),
18 * to deal in the Software without restriction, including without limitation
19 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
20 * and/or sell copies of the Software, and to permit persons to whom the
21 * Software is furnished to do so, subject to the following conditions:
23 * The above copyright notice and this permission notice (including the next
24 * paragraph) shall be included in all copies or substantial portions of the
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
28 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
29 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
30 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
31 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
32 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
33 * OTHER DEALINGS IN THE SOFTWARE.
40 #if defined(__linux__)
41 #include <linux/config.h>
42 #include <asm/ioctl.h> /* For _IO* macros */
43 #define DRM_IOCTL_NR(n) _IOC_NR(n)
44 #define DRM_IOC_VOID _IOC_NONE
45 #define DRM_IOC_READ _IOC_READ
46 #define DRM_IOC_WRITE _IOC_WRITE
47 #define DRM_IOC_READWRITE _IOC_READ|_IOC_WRITE
48 #define DRM_IOC(dir, group, nr, size) _IOC(dir, group, nr, size)
49 #elif defined(__FreeBSD__) || defined(__NetBSD__) || defined(__OpenBSD__)
50 #if defined(__FreeBSD__) && defined(IN_MODULE)
51 /* Prevent name collision when including sys/ioccom.h */
53 #include <sys/ioccom.h>
54 #define ioctl(a,b,c) xf86ioctl(a,b,c)
56 #include <sys/ioccom.h>
57 #endif /* __FreeBSD__ && xf86ioctl */
58 #define DRM_IOCTL_NR(n) ((n) & 0xff)
59 #define DRM_IOC_VOID IOC_VOID
60 #define DRM_IOC_READ IOC_OUT
61 #define DRM_IOC_WRITE IOC_IN
62 #define DRM_IOC_READWRITE IOC_INOUT
63 #define DRM_IOC(dir, group, nr, size) _IOC(dir, group, nr, size)
66 #define XFREE86_VERSION(major,minor,patch,snap) \
67 ((major << 16) | (minor << 8) | patch)
69 #ifndef CONFIG_XFREE86_VERSION
70 #define CONFIG_XFREE86_VERSION XFREE86_VERSION(4,1,0,0)
73 #if CONFIG_XFREE86_VERSION < XFREE86_VERSION(4,1,0,0)
74 #define DRM_PROC_DEVICES "/proc/devices"
75 #define DRM_PROC_MISC "/proc/misc"
76 #define DRM_PROC_DRM "/proc/drm"
77 #define DRM_DEV_DRM "/dev/drm"
78 #define DRM_DEV_MODE (S_IRUSR|S_IWUSR|S_IRGRP|S_IWGRP)
83 #if CONFIG_XFREE86_VERSION >= XFREE86_VERSION(4,1,0,0)
87 #if defined(__linux__) || defined(__NetBSD__)
90 #define DRM_MAX_MINOR 15
92 #define DRM_NAME "drm" /**< Name in kernel, /dev, and /proc */
93 #define DRM_MIN_ORDER 5 /**< At least 2^5 bytes = 32 bytes */
94 #define DRM_MAX_ORDER 22 /**< Up to 2^22 bytes = 4MB */
95 #define DRM_RAM_PERCENT 10 /**< How much system ram can we lock? */
97 #define _DRM_LOCK_HELD 0x80000000 /**< Hardware lock is held */
98 #define _DRM_LOCK_CONT 0x40000000 /**< Hardware lock is contended */
99 #define _DRM_LOCK_IS_HELD(lock) ((lock) & _DRM_LOCK_HELD)
100 #define _DRM_LOCK_IS_CONT(lock) ((lock) & _DRM_LOCK_CONT)
101 #define _DRM_LOCKING_CONTEXT(lock) ((lock) & ~(_DRM_LOCK_HELD|_DRM_LOCK_CONT))
104 typedef unsigned long drm_handle_t;
105 typedef unsigned int drm_context_t;
106 typedef unsigned int drm_drawable_t;
107 typedef unsigned int drm_magic_t;
113 * \warning: If you change this structure, make sure you change
114 * XF86DRIClipRectRec in the server as well
116 * \note KW: Actually it's illegal to change either for
117 * backwards-compatibility reasons.
119 typedef struct drm_clip_rect {
130 typedef struct drm_tex_region {
133 unsigned char in_use;
134 unsigned char padding;
141 * The lock structure is a simple cache-line aligned integer. To avoid
142 * processor bus contention on a multiprocessor system, there should not be any
143 * other data stored in the same cache line.
145 typedef struct drm_hw_lock {
146 __volatile__ unsigned int lock; /**< lock variable */
147 char padding[60]; /**< Pad to cache line */
152 * DRM_IOCTL_VERSION ioctl argument type.
154 * \sa drmGetVersion().
156 typedef struct drm_version {
157 int version_major; /**< Major version */
158 int version_minor; /**< Minor version */
159 int version_patchlevel;/**< Patch level */
160 size_t name_len; /**< Length of name buffer */
161 char *name; /**< Name of driver */
162 size_t date_len; /**< Length of date buffer */
163 char *date; /**< User-space buffer to hold date */
164 size_t desc_len; /**< Length of desc buffer */
165 char *desc; /**< User-space buffer to hold desc */
170 * DRM_IOCTL_GET_UNIQUE ioctl argument type.
172 * \sa drmGetBusid() and drmSetBusId().
174 typedef struct drm_unique {
175 size_t unique_len; /**< Length of unique */
176 char *unique; /**< Unique name for driver instantiation */
180 typedef struct drm_list {
181 int count; /**< Length of user-space structures */
182 drm_version_t *version;
186 typedef struct drm_block {
192 * DRM_IOCTL_CONTROL ioctl argument type.
194 * \sa drmCtlInstHandler() and drmCtlUninstHandler().
196 typedef struct drm_control {
208 * Type of memory to map.
210 typedef enum drm_map_type {
211 _DRM_FRAME_BUFFER = 0, /**< WC (no caching), no core dump */
212 _DRM_REGISTERS = 1, /**< no caching, no core dump */
213 _DRM_SHM = 2, /**< shared, cached */
214 _DRM_AGP = 3, /**< AGP/GART */
215 _DRM_SCATTER_GATHER = 4 /**< Scatter/gather memory for PCI DMA */
220 * Memory mapping flags.
222 typedef enum drm_map_flags {
223 _DRM_RESTRICTED = 0x01, /**< Cannot be mapped to user-virtual */
224 _DRM_READ_ONLY = 0x02,
225 _DRM_LOCKED = 0x04, /**< shared, cached, locked */
226 _DRM_KERNEL = 0x08, /**< kernel requires access */
227 _DRM_WRITE_COMBINING = 0x10, /**< use write-combining if available */
228 _DRM_CONTAINS_LOCK = 0x20, /**< SHM page that contains lock */
229 _DRM_REMOVABLE = 0x40 /**< Removable mapping */
233 typedef struct drm_ctx_priv_map {
234 unsigned int ctx_id; /**< Context requesting private mapping */
235 void *handle; /**< Handle of map */
236 } drm_ctx_priv_map_t;
240 * DRM_IOCTL_GET_MAP, DRM_IOCTL_ADD_MAP and DRM_IOCTL_RM_MAP ioctls
245 typedef struct drm_map {
246 unsigned long offset; /**< Requested physical address (0 for SAREA)*/
247 unsigned long size; /**< Requested physical size (bytes) */
248 drm_map_type_t type; /**< Type of memory to map */
249 drm_map_flags_t flags; /**< Flags */
250 void *handle; /**< User-space: "Handle" to pass to mmap() */
251 /**< Kernel-space: kernel-virtual address */
252 int mtrr; /**< MTRR slot used */
258 * DRM_IOCTL_GET_CLIENT ioctl argument type.
260 typedef struct drm_client {
261 int idx; /**< Which client desired? */
262 int auth; /**< Is client authenticated? */
263 unsigned long pid; /**< Process ID */
264 unsigned long uid; /**< User ID */
265 unsigned long magic; /**< Magic */
266 unsigned long iocs; /**< Ioctl count */
277 _DRM_STAT_VALUE, /**< Generic value */
278 _DRM_STAT_BYTE, /**< Generic byte counter (1024bytes/K) */
279 _DRM_STAT_COUNT, /**< Generic non-byte counter (1000/k) */
281 _DRM_STAT_IRQ, /**< IRQ */
282 _DRM_STAT_PRIMARY, /**< Primary DMA bytes */
283 _DRM_STAT_SECONDARY, /**< Secondary DMA bytes */
284 _DRM_STAT_DMA, /**< DMA */
285 _DRM_STAT_SPECIAL, /**< Special DMA (e.g., priority or polled) */
286 _DRM_STAT_MISSED /**< Missed DMA opportunity */
288 /* Add to the *END* of the list */
293 * DRM_IOCTL_GET_STATS ioctl argument type.
295 typedef struct drm_stats {
299 drm_stat_type_t type;
305 * Hardware locking flags.
307 typedef enum drm_lock_flags {
308 _DRM_LOCK_READY = 0x01, /**< Wait until hardware is ready for DMA */
309 _DRM_LOCK_QUIESCENT = 0x02, /**< Wait until hardware quiescent */
310 _DRM_LOCK_FLUSH = 0x04, /**< Flush this context's DMA queue first */
311 _DRM_LOCK_FLUSH_ALL = 0x08, /**< Flush all DMA queues first */
312 /* These *HALT* flags aren't supported yet
313 -- they will be used to support the
314 full-screen DGA-like mode. */
315 _DRM_HALT_ALL_QUEUES = 0x10, /**< Halt all current and future queues */
316 _DRM_HALT_CUR_QUEUES = 0x20 /**< Halt all current queues */
321 * DRM_IOCTL_LOCK, DRM_IOCTL_UNLOCK and DRM_IOCTL_FINISH ioctl argument type.
323 * \sa drmGetLock() and drmUnlock().
325 typedef struct drm_lock {
327 drm_lock_flags_t flags;
335 * These values \e must match xf86drm.h.
339 typedef enum drm_dma_flags {
340 /* Flags for DMA buffer dispatch */
341 _DRM_DMA_BLOCK = 0x01, /**<
342 * Block until buffer dispatched.
344 * \note The buffer may not yet have
345 * been processed by the hardware --
346 * getting a hardware lock with the
347 * hardware quiescent will ensure
348 * that the buffer has been
351 _DRM_DMA_WHILE_LOCKED = 0x02, /**< Dispatch while lock held */
352 _DRM_DMA_PRIORITY = 0x04, /**< High priority dispatch */
354 /* Flags for DMA buffer request */
355 _DRM_DMA_WAIT = 0x10, /**< Wait for free buffers */
356 _DRM_DMA_SMALLER_OK = 0x20, /**< Smaller-than-requested buffers OK */
357 _DRM_DMA_LARGER_OK = 0x40 /**< Larger-than-requested buffers OK */
362 * DRM_IOCTL_ADD_BUFS and DRM_IOCTL_MARK_BUFS ioctl argument type.
366 typedef struct drm_buf_desc {
367 int count; /**< Number of buffers of this size */
368 int size; /**< Size in bytes */
369 int low_mark; /**< Low water mark */
370 int high_mark; /**< High water mark */
372 _DRM_PAGE_ALIGN = 0x01, /**< Align on page boundaries for DMA */
373 _DRM_AGP_BUFFER = 0x02, /**< Buffer is in AGP space */
374 _DRM_SG_BUFFER = 0x04 /**< Scatter/gather memory buffer */
376 unsigned long agp_start; /**<
377 * Start address of where the AGP buffers are
378 * in the AGP aperture
384 * DRM_IOCTL_INFO_BUFS ioctl argument type.
386 typedef struct drm_buf_info {
387 int count; /**< Entries in list */
388 drm_buf_desc_t *list;
393 * DRM_IOCTL_FREE_BUFS ioctl argument type.
395 typedef struct drm_buf_free {
406 typedef struct drm_buf_pub {
407 int idx; /**< Index into the master buffer list */
408 int total; /**< Buffer size */
409 int used; /**< Amount of buffer in use (for DMA) */
410 void *address; /**< Address of buffer */
415 * DRM_IOCTL_MAP_BUFS ioctl argument type.
417 typedef struct drm_buf_map {
418 int count; /**< Length of the buffer list */
419 void *virtual; /**< Mmap'd area in user-virtual */
420 drm_buf_pub_t *list; /**< Buffer information */
425 * DRM_IOCTL_DMA ioctl argument type.
427 * Indices here refer to the offset into the buffer list in drm_buf_get.
431 typedef struct drm_dma {
432 int context; /**< Context handle */
433 int send_count; /**< Number of buffers to send */
434 int *send_indices; /**< List of handles to buffers */
435 int *send_sizes; /**< Lengths of data to send */
436 drm_dma_flags_t flags; /**< Flags */
437 int request_count; /**< Number of buffers requested */
438 int request_size; /**< Desired size for buffers */
439 int *request_indices; /**< Buffer information */
441 int granted_count; /**< Number of buffers granted */
446 _DRM_CONTEXT_PRESERVED = 0x01,
447 _DRM_CONTEXT_2DONLY = 0x02
452 * DRM_IOCTL_ADD_CTX ioctl argument type.
454 * \sa drmCreateContext() and drmDestroyContext().
456 typedef struct drm_ctx {
457 drm_context_t handle;
458 drm_ctx_flags_t flags;
463 * DRM_IOCTL_RES_CTX ioctl argument type.
465 typedef struct drm_ctx_res {
472 * DRM_IOCTL_ADD_DRAW and DRM_IOCTL_RM_DRAW ioctl argument type.
474 typedef struct drm_draw {
475 drm_drawable_t handle;
480 * DRM_IOCTL_GET_MAGIC and DRM_IOCTL_AUTH_MAGIC ioctl argument type.
482 typedef struct drm_auth {
488 * DRM_IOCTL_IRQ_BUSID ioctl argument type.
490 * \sa drmGetInterruptFromBusID().
492 typedef struct drm_irq_busid {
493 int irq; /**< IRQ number */
494 int busnum; /**< bus number */
495 int devnum; /**< device number */
496 int funcnum; /**< function number */
501 _DRM_VBLANK_ABSOLUTE = 0x0, /**< Wait for specific vblank sequence number */
502 _DRM_VBLANK_RELATIVE = 0x1, /**< Wait for given number of vblanks */
503 _DRM_VBLANK_SIGNAL = 0x40000000 /**< Send signal instead of blocking */
504 } drm_vblank_seq_type_t;
507 #define _DRM_VBLANK_FLAGS_MASK _DRM_VBLANK_SIGNAL
510 struct drm_wait_vblank_request {
511 drm_vblank_seq_type_t type;
512 unsigned int sequence;
513 unsigned long signal;
517 struct drm_wait_vblank_reply {
518 drm_vblank_seq_type_t type;
519 unsigned int sequence;
526 * DRM_IOCTL_WAIT_VBLANK ioctl argument type.
528 * \sa drmWaitVBlank().
530 typedef union drm_wait_vblank {
531 struct drm_wait_vblank_request request;
532 struct drm_wait_vblank_reply reply;
537 * DRM_IOCTL_AGP_ENABLE ioctl argument type.
539 * \sa drmAgpEnable().
541 typedef struct drm_agp_mode {
542 unsigned long mode; /**< AGP mode */
547 * DRM_IOCTL_AGP_ALLOC and DRM_IOCTL_AGP_FREE ioctls argument type.
549 * \sa drmAgpAlloc() and drmAgpFree().
551 typedef struct drm_agp_buffer {
552 unsigned long size; /**< In bytes -- will round to page boundary */
553 unsigned long handle; /**< Used for binding / unbinding */
554 unsigned long type; /**< Type of memory to allocate */
555 unsigned long physical; /**< Physical used by i810 */
560 * DRM_IOCTL_AGP_BIND and DRM_IOCTL_AGP_UNBIND ioctls argument type.
562 * \sa drmAgpBind() and drmAgpUnbind().
564 typedef struct drm_agp_binding {
565 unsigned long handle; /**< From drm_agp_buffer */
566 unsigned long offset; /**< In bytes -- will round to page boundary */
571 * DRM_IOCTL_AGP_INFO ioctl argument type.
573 * \sa drmAgpVersionMajor(), drmAgpVersionMinor(), drmAgpGetMode(),
574 * drmAgpBase(), drmAgpSize(), drmAgpMemoryUsed(), drmAgpMemoryAvail(),
575 * drmAgpVendorId() and drmAgpDeviceId().
577 typedef struct drm_agp_info {
578 int agp_version_major;
579 int agp_version_minor;
581 unsigned long aperture_base; /* physical address */
582 unsigned long aperture_size; /* bytes */
583 unsigned long memory_allowed; /* bytes */
584 unsigned long memory_used;
586 /* PCI information */
587 unsigned short id_vendor;
588 unsigned short id_device;
593 * DRM_IOCTL_SG_ALLOC ioctl argument type.
595 typedef struct drm_scatter_gather {
596 unsigned long size; /**< In bytes -- will round to page boundary */
597 unsigned long handle; /**< Used for mapping / unmapping */
598 } drm_scatter_gather_t;
601 * DRM_IOCTL_SET_VERSION ioctl argument type.
603 typedef struct drm_set_version {
611 #define DRM_IOCTL_BASE 'd'
612 #define DRM_IO(nr) _IO(DRM_IOCTL_BASE,nr)
613 #define DRM_IOR(nr,type) _IOR(DRM_IOCTL_BASE,nr,type)
614 #define DRM_IOW(nr,type) _IOW(DRM_IOCTL_BASE,nr,type)
615 #define DRM_IOWR(nr,type) _IOWR(DRM_IOCTL_BASE,nr,type)
617 #define DRM_IOCTL_VERSION DRM_IOWR(0x00, drm_version_t)
618 #define DRM_IOCTL_GET_UNIQUE DRM_IOWR(0x01, drm_unique_t)
619 #define DRM_IOCTL_GET_MAGIC DRM_IOR( 0x02, drm_auth_t)
620 #define DRM_IOCTL_IRQ_BUSID DRM_IOWR(0x03, drm_irq_busid_t)
621 #define DRM_IOCTL_GET_MAP DRM_IOWR(0x04, drm_map_t)
622 #define DRM_IOCTL_GET_CLIENT DRM_IOWR(0x05, drm_client_t)
623 #define DRM_IOCTL_GET_STATS DRM_IOR( 0x06, drm_stats_t)
624 #define DRM_IOCTL_SET_VERSION DRM_IOWR(0x07, drm_set_version_t)
626 #define DRM_IOCTL_SET_UNIQUE DRM_IOW( 0x10, drm_unique_t)
627 #define DRM_IOCTL_AUTH_MAGIC DRM_IOW( 0x11, drm_auth_t)
628 #define DRM_IOCTL_BLOCK DRM_IOWR(0x12, drm_block_t)
629 #define DRM_IOCTL_UNBLOCK DRM_IOWR(0x13, drm_block_t)
630 #define DRM_IOCTL_CONTROL DRM_IOW( 0x14, drm_control_t)
631 #define DRM_IOCTL_ADD_MAP DRM_IOWR(0x15, drm_map_t)
632 #define DRM_IOCTL_ADD_BUFS DRM_IOWR(0x16, drm_buf_desc_t)
633 #define DRM_IOCTL_MARK_BUFS DRM_IOW( 0x17, drm_buf_desc_t)
634 #define DRM_IOCTL_INFO_BUFS DRM_IOWR(0x18, drm_buf_info_t)
635 #define DRM_IOCTL_MAP_BUFS DRM_IOWR(0x19, drm_buf_map_t)
636 #define DRM_IOCTL_FREE_BUFS DRM_IOW( 0x1a, drm_buf_free_t)
638 #define DRM_IOCTL_RM_MAP DRM_IOW( 0x1b, drm_map_t)
640 #define DRM_IOCTL_SET_SAREA_CTX DRM_IOW( 0x1c, drm_ctx_priv_map_t)
641 #define DRM_IOCTL_GET_SAREA_CTX DRM_IOWR(0x1d, drm_ctx_priv_map_t)
643 #define DRM_IOCTL_ADD_CTX DRM_IOWR(0x20, drm_ctx_t)
644 #define DRM_IOCTL_RM_CTX DRM_IOWR(0x21, drm_ctx_t)
645 #define DRM_IOCTL_MOD_CTX DRM_IOW( 0x22, drm_ctx_t)
646 #define DRM_IOCTL_GET_CTX DRM_IOWR(0x23, drm_ctx_t)
647 #define DRM_IOCTL_SWITCH_CTX DRM_IOW( 0x24, drm_ctx_t)
648 #define DRM_IOCTL_NEW_CTX DRM_IOW( 0x25, drm_ctx_t)
649 #define DRM_IOCTL_RES_CTX DRM_IOWR(0x26, drm_ctx_res_t)
650 #define DRM_IOCTL_ADD_DRAW DRM_IOWR(0x27, drm_draw_t)
651 #define DRM_IOCTL_RM_DRAW DRM_IOWR(0x28, drm_draw_t)
652 #define DRM_IOCTL_DMA DRM_IOWR(0x29, drm_dma_t)
653 #define DRM_IOCTL_LOCK DRM_IOW( 0x2a, drm_lock_t)
654 #define DRM_IOCTL_UNLOCK DRM_IOW( 0x2b, drm_lock_t)
655 #define DRM_IOCTL_FINISH DRM_IOW( 0x2c, drm_lock_t)
657 #define DRM_IOCTL_AGP_ACQUIRE DRM_IO( 0x30)
658 #define DRM_IOCTL_AGP_RELEASE DRM_IO( 0x31)
659 #define DRM_IOCTL_AGP_ENABLE DRM_IOW( 0x32, drm_agp_mode_t)
660 #define DRM_IOCTL_AGP_INFO DRM_IOR( 0x33, drm_agp_info_t)
661 #define DRM_IOCTL_AGP_ALLOC DRM_IOWR(0x34, drm_agp_buffer_t)
662 #define DRM_IOCTL_AGP_FREE DRM_IOW( 0x35, drm_agp_buffer_t)
663 #define DRM_IOCTL_AGP_BIND DRM_IOW( 0x36, drm_agp_binding_t)
664 #define DRM_IOCTL_AGP_UNBIND DRM_IOW( 0x37, drm_agp_binding_t)
666 #define DRM_IOCTL_SG_ALLOC DRM_IOW( 0x38, drm_scatter_gather_t)
667 #define DRM_IOCTL_SG_FREE DRM_IOW( 0x39, drm_scatter_gather_t)
669 #define DRM_IOCTL_WAIT_VBLANK DRM_IOWR(0x3a, drm_wait_vblank_t)
672 * Device specific ioctls should only be in their respective headers
673 * The device specific ioctl range is from 0x40 to 0x79.
675 * \sa drmCommandNone(), drmCommandRead(), drmCommandWrite(), and
676 * drmCommandReadWrite().
678 #define DRM_COMMAND_BASE 0x40