3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * Ternary instructions instr rD,rA,rB
30 * Arithmetic instructions: add, addc, adde, subf, subfc, subfe,
31 * mullw, mulhw, mulhwu, divw, divwu
33 * The test contains a pre-built table of instructions, operands and
34 * expected results. For each table entry, the test will cyclically use
35 * different sets of operand registers and result registers.
43 #if CONFIG_POST & CFG_POST_CPU
45 extern void cpu_post_exec_22 (ulong *code, ulong *cr, ulong *res, ulong op1,
47 extern ulong cpu_post_makecr (long v);
49 static struct cpu_post_three_s
55 } cpu_post_three_table[] =
160 static unsigned int cpu_post_three_size =
161 sizeof (cpu_post_three_table) / sizeof (struct cpu_post_three_s);
163 int cpu_post_test_three (void)
167 int flag = disable_interrupts();
169 for (i = 0; i < cpu_post_three_size && ret == 0; i++)
171 struct cpu_post_three_s *test = cpu_post_three_table + i;
173 for (reg = 0; reg < 32 && ret == 0; reg++)
175 unsigned int reg0 = (reg + 0) % 32;
176 unsigned int reg1 = (reg + 1) % 32;
177 unsigned int reg2 = (reg + 2) % 32;
178 unsigned int stk = reg < 16 ? 31 : 15;
179 unsigned long code[] =
182 ASM_ADDI(stk, 1, -24),
185 ASM_STW(reg0, stk, 8),
186 ASM_STW(reg1, stk, 4),
187 ASM_STW(reg2, stk, 0),
188 ASM_LWZ(reg1, stk, 12),
189 ASM_LWZ(reg0, stk, 16),
190 ASM_12(test->cmd, reg2, reg1, reg0),
191 ASM_STW(reg2, stk, 12),
192 ASM_LWZ(reg2, stk, 0),
193 ASM_LWZ(reg1, stk, 4),
194 ASM_LWZ(reg0, stk, 8),
196 ASM_ADDI(1, stk, 24),
200 unsigned long codecr[] =
203 ASM_ADDI(stk, 1, -24),
206 ASM_STW(reg0, stk, 8),
207 ASM_STW(reg1, stk, 4),
208 ASM_STW(reg2, stk, 0),
209 ASM_LWZ(reg1, stk, 12),
210 ASM_LWZ(reg0, stk, 16),
211 ASM_12(test->cmd, reg2, reg1, reg0) | BIT_C,
212 ASM_STW(reg2, stk, 12),
213 ASM_LWZ(reg2, stk, 0),
214 ASM_LWZ(reg1, stk, 4),
215 ASM_LWZ(reg0, stk, 8),
217 ASM_ADDI(1, stk, 24),
227 cpu_post_exec_22 (code, & cr, & res, test->op1, test->op2);
229 ret = res == test->res && cr == 0 ? 0 : -1;
233 post_log ("Error at three test %d !\n", i);
239 cpu_post_exec_22 (codecr, & cr, & res, test->op1, test->op2);
241 ret = res == test->res &&
242 (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
246 post_log ("Error at three test %d !\n", i);