2 /* Copyright 2012 Free Software Foundation, Inc.
3 Contributed by Red Hat.
6 This file is part of the GNU opcodes library.
8 This library is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3, or (at your option)
13 It is distributed in the hope that it will be useful, but WITHOUT
14 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
16 License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
21 MA 02110-1301, USA. */
28 #include "opcode/rx.h"
30 #define RX_OPCODE_BIG_ENDIAN 0
34 RX_Opcode_Decoded * rx;
35 int (* getbyte)(void *);
46 /* These are for when the upper bits are "don't care" or "undefined". */
76 #define ID(x) rx->id = RXO_##x
77 #define OP(n,t,r,a) (rx->op[n].type = t, \
79 rx->op[n].addend = a )
80 #define OPs(n,t,r,a,s) (OP (n,t,r,a), \
83 /* This is for the BWL and BW bitfields. */
84 static int SCALE[] = { 1, 2, 4 };
85 /* This is for the prefix size enum. */
86 static int PSCALE[] = { 4, 1, 1, 1, 2, 2, 2, 3, 4 };
88 static int flagmap[] = {0, 1, 2, 3, 0, 0, 0, 0,
89 16, 17, 0, 0, 0, 0, 0, 0 };
91 static int dsp3map[] = { 8, 9, 10, 3, 4, 5, 6, 7 };
94 *C a constant (immediate) c
96 *I Register indirect, no offset
97 *Is Register indirect, with offset
98 *D standard displacement: type (r,[r],dsp8,dsp16 code), register, BWL code
99 *P standard displacement: type (r,[r]), reg, assumes UByte
100 *Pm memex displacement: type (r,[r]), reg, memex code
101 *cc condition code. */
103 #define DC(c) OP (0, RX_Operand_Immediate, 0, c)
104 #define DR(r) OP (0, RX_Operand_Register, r, 0)
105 #define DI(r,a) OP (0, RX_Operand_Indirect, r, a)
106 #define DIs(r,a,s) OP (0, RX_Operand_Indirect, r, (a) * SCALE[s])
107 #define DD(t,r,s) rx_disp (0, t, r, bwl[s], ld);
108 #define DF(r) OP (0, RX_Operand_Flag, flagmap[r], 0)
110 #define SC(i) OP (1, RX_Operand_Immediate, 0, i)
111 #define SR(r) OP (1, RX_Operand_Register, r, 0)
112 #define SRR(r) OP (1, RX_Operand_TwoReg, r, 0)
113 #define SI(r,a) OP (1, RX_Operand_Indirect, r, a)
114 #define SIs(r,a,s) OP (1, RX_Operand_Indirect, r, (a) * SCALE[s])
115 #define SD(t,r,s) rx_disp (1, t, r, bwl[s], ld);
116 #define SP(t,r) rx_disp (1, t, r, (t!=3) ? RX_UByte : RX_Long, ld); P(t, 1);
117 #define SPm(t,r,m) rx_disp (1, t, r, memex[m], ld); rx->op[1].size = memex[m];
118 #define Scc(cc) OP (1, RX_Operand_Condition, cc, 0)
120 #define S2C(i) OP (2, RX_Operand_Immediate, 0, i)
121 #define S2R(r) OP (2, RX_Operand_Register, r, 0)
122 #define S2I(r,a) OP (2, RX_Operand_Indirect, r, a)
123 #define S2Is(r,a,s) OP (2, RX_Operand_Indirect, r, (a) * SCALE[s])
124 #define S2D(t,r,s) rx_disp (2, t, r, bwl[s], ld);
125 #define S2P(t,r) rx_disp (2, t, r, (t!=3) ? RX_UByte : RX_Long, ld); P(t, 2);
126 #define S2Pm(t,r,m) rx_disp (2, t, r, memex[m], ld); rx->op[2].size = memex[m];
127 #define S2cc(cc) OP (2, RX_Operand_Condition, cc, 0)
129 #define BWL(sz) rx->op[0].size = rx->op[1].size = rx->op[2].size = rx->size = bwl[sz]
130 #define sBWL(sz) rx->op[0].size = rx->op[1].size = rx->op[2].size = rx->size = sbwl[sz]
131 #define uBWL(sz) rx->op[0].size = rx->op[1].size = rx->op[2].size = rx->size = ubwl[sz]
132 #define P(t, n) rx->op[n].size = (t!=3) ? RX_UByte : RX_Long;
134 #define F(f) store_flags(rx, f)
136 #define AU ATTRIBUTE_UNUSED
137 #define GETBYTE() (ld->op [ld->rx->n_bytes++] = ld->getbyte (ld->ptr))
139 #define SYNTAX(x) rx->syntax = x
141 #define UNSUPPORTED() \
142 rx->syntax = "*unknown*"
144 #define IMM(sf) immediate (sf, 0, ld)
145 #define IMMex(sf) immediate (sf, 1, ld)
148 immediate (int sfield, int ex, LocalData * ld)
150 unsigned long i = 0, j;
154 #define B ((unsigned long) GETBYTE())
156 #if RX_OPCODE_BIG_ENDIAN
158 if (ex && (i & 0x80))
169 if (ex && (j & 0x80))
175 #if RX_OPCODE_BIG_ENDIAN
184 if (ex && (i & 0x800000))
188 #if RX_OPCODE_BIG_ENDIAN
195 if (ex && (i & 0x8000))
200 if (ex && (i & 0x80))
210 rx_disp (int n, int type, int reg, int size, LocalData * ld)
214 ld->rx->op[n].reg = reg;
218 ld->rx->op[n].type = RX_Operand_Register;
221 ld->rx->op[n].type = RX_Operand_Indirect;
222 ld->rx->op[n].addend = 0;
225 ld->rx->op[n].type = RX_Operand_Indirect;
227 ld->rx->op[n].addend = disp * PSCALE[size];
230 ld->rx->op[n].type = RX_Operand_Indirect;
232 #if RX_OPCODE_BIG_ENDIAN
233 disp = disp * 256 + GETBYTE ();
235 disp = disp + GETBYTE () * 256;
237 ld->rx->op[n].addend = disp * PSCALE[size];
250 #define F___ZC rx->flags_0 = rx->flags_s = xZ|xC;
251 #define F__SZ_ rx->flags_0 = rx->flags_s = xS|xZ;
252 #define F__SZC rx->flags_0 = rx->flags_s = xS|xZ|xC;
253 #define F_0SZC rx->flags_0 = xO|xS|xZ|xC; rx->flags_s = xS|xZ|xC;
254 #define F_O___ rx->flags_0 = rx->flags_s = xO;
255 #define F_OS__ rx->flags_0 = rx->flags_s = xO|xS;
256 #define F_OSZ_ rx->flags_0 = rx->flags_s = xO|xS|xZ;
257 #define F_OSZC rx->flags_0 = rx->flags_s = xO|xS|xZ|xC;
260 rx_decode_opcode (unsigned long pc AU,
261 RX_Opcode_Decoded * rx,
262 int (* getbyte)(void *),
265 LocalData lds, * ld = &lds;
266 unsigned char op[20] = {0};
269 lds.getbyte = getbyte;
273 memset (rx, 0, sizeof (*rx));
276 /** VARY sz 00 01 10 */
278 /*----------------------------------------------------------------------*/
281 /** 0111 0101 0100 rdst mov%s #%1, %0 */
282 ID(mov); DR(rdst); SC(IMM (1)); F_____;
284 /** 1111 10sd rdst im sz mov%s #%1, %0 */
285 ID(mov); DD(sd, rdst, sz);
286 if ((im == 1 && sz == 0)
287 || (im == 2 && sz == 1)
288 || (im == 0 && sz == 2))
300 /** 0110 0110 immm rdst mov%s #%1, %0 */
301 ID(mov); DR(rdst); SC(immm); F_____;
303 /** 0011 11sz d dst sppp mov%s #%1, %0 */
304 ID(mov); sBWL (sz); DIs(dst, d*16+sppp, sz); SC(IMM(1)); F_____;
306 /** 11sz sd ss rsrc rdst mov%s %1, %0 */
307 if (ss == 3 && sz == 2 && rsrc == 0 && rdst == 0)
314 ID(mov); sBWL(sz); F_____;
315 if ((ss == 3) && (sd != 3))
317 SD(ss, rdst, sz); DD(sd, rsrc, sz);
321 SD(ss, rsrc, sz); DD(sd, rdst, sz);
325 /** 10sz 1dsp a src b dst mov%s %1, %0 */
326 ID(mov); sBWL(sz); DR(dst); SIs(src, dsp*4+a*2+b, sz); F_____;
328 /** 10sz 0dsp a dst b src mov%s %1, %0 */
329 ID(mov); sBWL(sz); DIs(dst, dsp*4+a*2+b, sz); SR(src); F_____;
331 /** 1111 1110 01sz isrc bsrc rdst mov%s [%1, %2], %0 */
332 ID(movbi); sBWL(sz); DR(rdst); SRR(isrc); S2R(bsrc); F_____;
334 /** 1111 1110 00sz isrc bsrc rdst mov%s %0, [%1, %2] */
335 ID(movbir); sBWL(sz); DR(rdst); SRR(isrc); S2R(bsrc); F_____;
337 /** 1111 1110 11sz isrc bsrc rdst movu%s [%1, %2], %0 */
338 ID(movbi); uBWL(sz); DR(rdst); SRR(isrc); S2R(bsrc); F_____;
340 /** 1111 1101 0010 0p sz rdst rsrc mov%s %1, %0 */
341 ID(mov); sBWL (sz); SR(rsrc); F_____;
342 OP(0, p ? RX_Operand_Predec : RX_Operand_Postinc, rdst, 0);
344 /** 1111 1101 0010 1p sz rsrc rdst mov%s %1, %0 */
345 ID(mov); sBWL (sz); DR(rdst); F_____;
346 OP(1, p ? RX_Operand_Predec : RX_Operand_Postinc, rsrc, 0);
348 /** 1011 w dsp a src b dst movu%s %1, %0 */
349 ID(mov); uBWL(w); DR(dst); SIs(src, dsp*4+a*2+b, w); F_____;
351 /** 0101 1 s ss rsrc rdst movu%s %1, %0 */
352 ID(mov); uBWL(s); SD(ss, rsrc, s); DR(rdst); F_____;
354 /** 1111 1101 0011 1p sz rsrc rdst movu%s %1, %0 */
355 ID(mov); uBWL (sz); DR(rdst); F_____;
356 OP(1, p ? RX_Operand_Predec : RX_Operand_Postinc, rsrc, 0);
358 /*----------------------------------------------------------------------*/
361 /** 0110 1111 dsta dstb popm %1-%2 */
362 ID(popm); SR(dsta); S2R(dstb); F_____;
364 /** 0110 1110 dsta dstb pushm %1-%2 */
365 ID(pushm); SR(dsta); S2R(dstb); F_____;
367 /** 0111 1110 1011 rdst pop %0 */
368 ID(mov); OP(1, RX_Operand_Postinc, 0, 0); DR(rdst); F_____;
370 /** 0111 1110 10sz rsrc push%s %1 */
371 ID(mov); BWL(sz); OP(0, RX_Operand_Predec, 0, 0); SR(rsrc); F_____;
373 /** 1111 01ss rsrc 10sz push%s %1 */
374 ID(mov); BWL(sz); OP(0, RX_Operand_Predec, 0, 0); SD(ss, rsrc, sz); F_____;
376 /*----------------------------------------------------------------------*/
379 /** 1111 1100 0100 00ss rsrc rdst xchg %1%S1, %0 */
380 ID(xchg); DR(rdst); SP(ss, rsrc);
382 /** 0000 0110 mx10 00ss 0001 0000 rsrc rdst xchg %1%S1, %0 */
383 ID(xchg); DR(rdst); SPm(ss, rsrc, mx);
385 /*----------------------------------------------------------------------*/
388 /** 1111 1101 0111 im00 1110rdst stz #%1, %0 */
389 ID(stcc); SC(IMMex(im)); DR(rdst); S2cc(RXC_z);
391 /** 1111 1101 0111 im00 1111rdst stnz #%1, %0 */
392 ID(stcc); SC(IMMex(im)); DR(rdst); S2cc(RXC_nz);
394 /*----------------------------------------------------------------------*/
397 /** 0110 0111 rtsd #%1 */
398 ID(rtsd); SC(IMM(1) * 4);
400 /** 0011 1111 rega regb rtsd #%1, %2-%0 */
401 ID(rtsd); SC(IMM(1) * 4); S2R(rega); DR(regb);
403 /*----------------------------------------------------------------------*/
406 /** 0110 0100 immm rdst and #%1, %0 */
407 ID(and); SC(immm); DR(rdst); F__SZ_;
409 /** 0111 01im 0010 rdst and #%1, %0 */
410 ID(and); SC(IMMex(im)); DR(rdst); F__SZ_;
412 /** 0101 00ss rsrc rdst and %1%S1, %0 */
413 ID(and); SP(ss, rsrc); DR(rdst); F__SZ_;
415 /** 0000 0110 mx01 00ss rsrc rdst and %1%S1, %0 */
416 ID(and); SPm(ss, rsrc, mx); DR(rdst); F__SZ_;
418 /** 1111 1111 0100 rdst srca srcb and %2, %1, %0 */
419 ID(and); DR(rdst); SR(srcb); S2R(srca); F__SZ_;
421 /*----------------------------------------------------------------------*/
424 /** 0110 0101 immm rdst or #%1, %0 */
425 ID(or); SC(immm); DR(rdst); F__SZ_;
427 /** 0111 01im 0011 rdst or #%1, %0 */
428 ID(or); SC(IMMex(im)); DR(rdst); F__SZ_;
430 /** 0101 01ss rsrc rdst or %1%S1, %0 */
431 ID(or); SP(ss, rsrc); DR(rdst); F__SZ_;
433 /** 0000 0110 mx01 01ss rsrc rdst or %1%S1, %0 */
434 ID(or); SPm(ss, rsrc, mx); DR(rdst); F__SZ_;
436 /** 1111 1111 0101 rdst srca srcb or %2, %1, %0 */
437 ID(or); DR(rdst); SR(srcb); S2R(srca); F__SZ_;
439 /*----------------------------------------------------------------------*/
442 /** 1111 1101 0111 im00 1101rdst xor #%1, %0 */
443 ID(xor); SC(IMMex(im)); DR(rdst); F__SZ_;
445 /** 1111 1100 0011 01ss rsrc rdst xor %1%S1, %0 */
446 ID(xor); SP(ss, rsrc); DR(rdst); F__SZ_;
448 /** 0000 0110 mx10 00ss 0000 1101 rsrc rdst xor %1%S1, %0 */
449 ID(xor); SPm(ss, rsrc, mx); DR(rdst); F__SZ_;
451 /*----------------------------------------------------------------------*/
454 /** 0111 1110 0000 rdst not %0 */
455 ID(xor); DR(rdst); SR(rdst); S2C(~0); F__SZ_;
457 /** 1111 1100 0011 1011 rsrc rdst not %1, %0 */
458 ID(xor); DR(rdst); SR(rsrc); S2C(~0); F__SZ_;
460 /*----------------------------------------------------------------------*/
463 /** 1111 1101 0111 im00 1100rdst tst #%1, %2 */
464 ID(and); SC(IMMex(im)); S2R(rdst); F__SZ_;
466 /** 1111 1100 0011 00ss rsrc rdst tst %1%S1, %2 */
467 ID(and); SP(ss, rsrc); S2R(rdst); F__SZ_;
469 /** 0000 0110 mx10 00ss 0000 1100 rsrc rdst tst %1%S1, %2 */
470 ID(and); SPm(ss, rsrc, mx); S2R(rdst); F__SZ_;
472 /*----------------------------------------------------------------------*/
475 /** 0111 1110 0001 rdst neg %0 */
476 ID(sub); DR(rdst); SC(0); S2R(rdst); F_OSZC;
478 /** 1111 1100 0000 0111 rsrc rdst neg %2, %0 */
479 ID(sub); DR(rdst); SC(0); S2R(rsrc); F_OSZC;
481 /*----------------------------------------------------------------------*/
484 /** 1111 1101 0111 im00 0010rdst adc #%1, %0 */
485 ID(adc); SC(IMMex(im)); DR(rdst); F_OSZC;
487 /** 1111 1100 0000 1011 rsrc rdst adc %1, %0 */
488 ID(adc); SR(rsrc); DR(rdst); F_OSZC;
490 /** 0000 0110 1010 00ss 0000 0010 rsrc rdst adc %1%S1, %0 */
491 ID(adc); SPm(ss, rsrc, 2); DR(rdst); F_OSZC;
493 /*----------------------------------------------------------------------*/
496 /** 0110 0010 immm rdst add #%1, %0 */
497 ID(add); SC(immm); DR(rdst); F_OSZC;
499 /** 0100 10ss rsrc rdst add %1%S1, %0 */
500 ID(add); SP(ss, rsrc); DR(rdst); F_OSZC;
502 /** 0000 0110 mx00 10ss rsrc rdst add %1%S1, %0 */
503 ID(add); SPm(ss, rsrc, mx); DR(rdst); F_OSZC;
505 /** 0111 00im rsrc rdst add #%1, %2, %0 */
506 ID(add); SC(IMMex(im)); S2R(rsrc); DR(rdst); F_OSZC;
508 /** 1111 1111 0010 rdst srca srcb add %2, %1, %0 */
509 ID(add); DR(rdst); SR(srcb); S2R(srca); F_OSZC;
511 /*----------------------------------------------------------------------*/
514 /** 0110 0001 immm rdst cmp #%2, %1 */
515 ID(sub); S2C(immm); SR(rdst); F_OSZC;
517 /** 0111 01im 0000 rsrc cmp #%2, %1%S1 */
518 ID(sub); SR(rsrc); S2C(IMMex(im)); F_OSZC;
520 /** 0111 0101 0101 rsrc cmp #%2, %1 */
521 ID(sub); SR(rsrc); S2C(IMM(1)); F_OSZC;
523 /** 0100 01ss rsrc rdst cmp %2%S2, %1 */
524 ID(sub); S2P(ss, rsrc); SR(rdst); F_OSZC;
526 /** 0000 0110 mx00 01ss rsrc rdst cmp %2%S2, %1 */
527 ID(sub); S2Pm(ss, rsrc, mx); SR(rdst); F_OSZC;
529 /*----------------------------------------------------------------------*/
532 /** 0110 0000 immm rdst sub #%2, %0 */
533 ID(sub); S2C(immm); SR(rdst); DR(rdst); F_OSZC;
535 /** 0100 00ss rsrc rdst sub %2%S2, %1 */
536 ID(sub); S2P(ss, rsrc); SR(rdst); DR(rdst); F_OSZC;
538 /** 0000 0110 mx00 00ss rsrc rdst sub %2%S2, %1 */
539 ID(sub); S2Pm(ss, rsrc, mx); SR(rdst); DR(rdst); F_OSZC;
541 /** 1111 1111 0000 rdst srca srcb sub %2, %1, %0 */
542 ID(sub); DR(rdst); SR(srcb); S2R(srca); F_OSZC;
544 /*----------------------------------------------------------------------*/
547 /** 1111 1100 0000 0011 rsrc rdst sbb %1, %0 */
548 ID(sbb); SR (rsrc); DR(rdst); F_OSZC;
550 /* FIXME: only supports .L */
551 /** 0000 0110 mx10 00sp 0000 0000 rsrc rdst sbb %1%S1, %0 */
552 ID(sbb); SPm(sp, rsrc, mx); DR(rdst); F_OSZC;
554 /*----------------------------------------------------------------------*/
557 /** 0111 1110 0010 rdst abs %0 */
558 ID(abs); DR(rdst); SR(rdst); F_OSZ_;
560 /** 1111 1100 0000 1111 rsrc rdst abs %1, %0 */
561 ID(abs); DR(rdst); SR(rsrc); F_OSZ_;
563 /*----------------------------------------------------------------------*/
566 /** 1111 1101 0111 im00 0100rdst max #%1, %0 */
567 ID(max); DR(rdst); SC(IMMex(im));
569 /** 1111 1100 0001 00ss rsrc rdst max %1%S1, %0 */
570 if (ss == 3 && rsrc == 0 && rdst == 0)
577 ID(max); SP(ss, rsrc); DR(rdst);
580 /** 0000 0110 mx10 00ss 0000 0100 rsrc rdst max %1%S1, %0 */
581 ID(max); SPm(ss, rsrc, mx); DR(rdst);
583 /*----------------------------------------------------------------------*/
586 /** 1111 1101 0111 im00 0101rdst min #%1, %0 */
587 ID(min); DR(rdst); SC(IMMex(im));
589 /** 1111 1100 0001 01ss rsrc rdst min %1%S1, %0 */
590 ID(min); SP(ss, rsrc); DR(rdst);
592 /** 0000 0110 mx10 00ss 0000 0101 rsrc rdst min %1%S1, %0 */
593 ID(min); SPm(ss, rsrc, mx); DR(rdst);
595 /*----------------------------------------------------------------------*/
598 /** 0110 0011 immm rdst mul #%1, %0 */
599 ID(mul); DR(rdst); SC(immm); F_____;
601 /** 0111 01im 0001rdst mul #%1, %0 */
602 ID(mul); DR(rdst); SC(IMMex(im)); F_____;
604 /** 0100 11ss rsrc rdst mul %1%S1, %0 */
605 ID(mul); SP(ss, rsrc); DR(rdst); F_____;
607 /** 0000 0110 mx00 11ss rsrc rdst mul %1%S1, %0 */
608 ID(mul); SPm(ss, rsrc, mx); DR(rdst); F_____;
610 /** 1111 1111 0011 rdst srca srcb mul %2, %1, %0 */
611 ID(mul); DR(rdst); SR(srcb); S2R(srca); F_____;
613 /*----------------------------------------------------------------------*/
616 /** 1111 1101 0111 im00 0110rdst emul #%1, %0 */
617 ID(emul); DR(rdst); SC(IMMex(im));
619 /** 1111 1100 0001 10ss rsrc rdst emul %1%S1, %0 */
620 ID(emul); SP(ss, rsrc); DR(rdst);
622 /** 0000 0110 mx10 00ss 0000 0110 rsrc rdst emul %1%S1, %0 */
623 ID(emul); SPm(ss, rsrc, mx); DR(rdst);
625 /*----------------------------------------------------------------------*/
628 /** 1111 1101 0111 im00 0111rdst emulu #%1, %0 */
629 ID(emulu); DR(rdst); SC(IMMex(im));
631 /** 1111 1100 0001 11ss rsrc rdst emulu %1%S1, %0 */
632 ID(emulu); SP(ss, rsrc); DR(rdst);
634 /** 0000 0110 mx10 00ss 0000 0111 rsrc rdst emulu %1%S1, %0 */
635 ID(emulu); SPm(ss, rsrc, mx); DR(rdst);
637 /*----------------------------------------------------------------------*/
640 /** 1111 1101 0111 im00 1000rdst div #%1, %0 */
641 ID(div); DR(rdst); SC(IMMex(im)); F_O___;
643 /** 1111 1100 0010 00ss rsrc rdst div %1%S1, %0 */
644 ID(div); SP(ss, rsrc); DR(rdst); F_O___;
646 /** 0000 0110 mx10 00ss 0000 1000 rsrc rdst div %1%S1, %0 */
647 ID(div); SPm(ss, rsrc, mx); DR(rdst); F_O___;
649 /*----------------------------------------------------------------------*/
652 /** 1111 1101 0111 im00 1001rdst divu #%1, %0 */
653 ID(divu); DR(rdst); SC(IMMex(im)); F_O___;
655 /** 1111 1100 0010 01ss rsrc rdst divu %1%S1, %0 */
656 ID(divu); SP(ss, rsrc); DR(rdst); F_O___;
658 /** 0000 0110 mx10 00ss 0000 1001 rsrc rdst divu %1%S1, %0 */
659 ID(divu); SPm(ss, rsrc, mx); DR(rdst); F_O___;
661 /*----------------------------------------------------------------------*/
664 /** 0110 110i mmmm rdst shll #%2, %0 */
665 ID(shll); S2C(i*16+mmmm); SR(rdst); DR(rdst); F_OSZC;
667 /** 1111 1101 0110 0010 rsrc rdst shll %2, %0 */
668 ID(shll); S2R(rsrc); SR(rdst); DR(rdst); F_OSZC;
670 /** 1111 1101 110immmm rsrc rdst shll #%2, %1, %0 */
671 ID(shll); S2C(immmm); SR(rsrc); DR(rdst); F_OSZC;
674 /** 0110 101i mmmm rdst shar #%2, %0 */
675 ID(shar); S2C(i*16+mmmm); SR(rdst); DR(rdst); F_0SZC;
677 /** 1111 1101 0110 0001 rsrc rdst shar %2, %0 */
678 ID(shar); S2R(rsrc); SR(rdst); DR(rdst); F_0SZC;
680 /** 1111 1101 101immmm rsrc rdst shar #%2, %1, %0 */
681 ID(shar); S2C(immmm); SR(rsrc); DR(rdst); F_0SZC;
684 /** 0110 100i mmmm rdst shlr #%2, %0 */
685 ID(shlr); S2C(i*16+mmmm); SR(rdst); DR(rdst); F__SZC;
687 /** 1111 1101 0110 0000 rsrc rdst shlr %2, %0 */
688 ID(shlr); S2R(rsrc); SR(rdst); DR(rdst); F__SZC;
690 /** 1111 1101 100immmm rsrc rdst shlr #%2, %1, %0 */
691 ID(shlr); S2C(immmm); SR(rsrc); DR(rdst); F__SZC;
693 /*----------------------------------------------------------------------*/
696 /** 0111 1110 0101 rdst rolc %0 */
697 ID(rolc); DR(rdst); F__SZC;
699 /** 0111 1110 0100 rdst rorc %0 */
700 ID(rorc); DR(rdst); F__SZC;
702 /** 1111 1101 0110 111i mmmm rdst rotl #%1, %0 */
703 ID(rotl); SC(i*16+mmmm); DR(rdst); F__SZC;
705 /** 1111 1101 0110 0110 rsrc rdst rotl %1, %0 */
706 ID(rotl); SR(rsrc); DR(rdst); F__SZC;
708 /** 1111 1101 0110 110i mmmm rdst rotr #%1, %0 */
709 ID(rotr); SC(i*16+mmmm); DR(rdst); F__SZC;
711 /** 1111 1101 0110 0100 rsrc rdst rotr %1, %0 */
712 ID(rotr); SR(rsrc); DR(rdst); F__SZC;
714 /** 1111 1101 0110 0101 rsrc rdst revw %1, %0 */
715 ID(revw); SR(rsrc); DR(rdst);
717 /** 1111 1101 0110 0111 rsrc rdst revl %1, %0 */
718 ID(revl); SR(rsrc); DR(rdst);
720 /*----------------------------------------------------------------------*/
723 /** 0001 n dsp b%1.s %a0 */
724 ID(branch); Scc(n); DC(pc + dsp3map[dsp]);
726 /** 0010 cond b%1.b %a0 */
727 ID(branch); Scc(cond); DC(pc + IMMex (1));
729 /** 0011 101c b%1.w %a0 */
730 ID(branch); Scc(c); DC(pc + IMMex (2));
733 /** 0000 1dsp bra.s %a0 */
734 ID(branch); DC(pc + dsp3map[dsp]);
736 /** 0010 1110 bra.b %a0 */
737 ID(branch); DC(pc + IMMex(1));
739 /** 0011 1000 bra.w %a0 */
740 ID(branch); DC(pc + IMMex(2));
742 /** 0000 0100 bra.a %a0 */
743 ID(branch); DC(pc + IMMex(3));
745 /** 0111 1111 0100 rsrc bra.l %0 */
746 ID(branchrel); DR(rsrc);
749 /** 0111 1111 0000 rsrc jmp %0 */
750 ID(branch); DR(rsrc);
752 /** 0111 1111 0001 rsrc jsr %0 */
755 /** 0011 1001 bsr.w %a0 */
756 ID(jsr); DC(pc + IMMex(2));
758 /** 0000 0101 bsr.a %a0 */
759 ID(jsr); DC(pc + IMMex(3));
761 /** 0111 1111 0101 rsrc bsr.l %0 */
762 ID(jsrrel); DR(rsrc);
767 /*----------------------------------------------------------------------*/
773 /*----------------------------------------------------------------------*/
774 /* STRING FUNCTIONS */
776 /** 0111 1111 1000 0011 scmpu */
779 /** 0111 1111 1000 0111 smovu */
782 /** 0111 1111 1000 1011 smovb */
785 /** 0111 1111 1000 00sz suntil%s */
786 ID(suntil); BWL(sz); F___ZC;
788 /** 0111 1111 1000 01sz swhile%s */
789 ID(swhile); BWL(sz); F___ZC;
791 /** 0111 1111 1000 1111 smovf */
794 /** 0111 1111 1000 10sz sstr%s */
797 /*----------------------------------------------------------------------*/
800 /** 0111 1111 1000 11sz rmpa%s */
801 ID(rmpa); BWL(sz); F_OS__;
803 /*----------------------------------------------------------------------*/
806 /** 1111 1101 0000 0000 srca srcb mulhi %1, %2 */
807 ID(mulhi); SR(srca); S2R(srcb); F_____;
809 /** 1111 1101 0000 0001 srca srcb mullo %1, %2 */
810 ID(mullo); SR(srca); S2R(srcb); F_____;
812 /** 1111 1101 0000 0100 srca srcb machi %1, %2 */
813 ID(machi); SR(srca); S2R(srcb); F_____;
815 /** 1111 1101 0000 0101 srca srcb maclo %1, %2 */
816 ID(maclo); SR(srca); S2R(srcb); F_____;
818 /** 1111 1101 0001 0111 0000 rsrc mvtachi %1 */
819 ID(mvtachi); SR(rsrc); F_____;
821 /** 1111 1101 0001 0111 0001 rsrc mvtaclo %1 */
822 ID(mvtaclo); SR(rsrc); F_____;
824 /** 1111 1101 0001 1111 0000 rdst mvfachi %0 */
825 ID(mvfachi); DR(rdst); F_____;
827 /** 1111 1101 0001 1111 0010 rdst mvfacmi %0 */
828 ID(mvfacmi); DR(rdst); F_____;
830 /** 1111 1101 0001 1111 0001 rdst mvfaclo %0 */
831 ID(mvfaclo); DR(rdst); F_____;
833 /** 1111 1101 0001 1000 000i 0000 racw #%1 */
834 ID(racw); SC(i+1); F_____;
836 /*----------------------------------------------------------------------*/
839 /** 0111 1110 0011 rdst sat %0 */
842 /** 0111 1111 1001 0011 satr */
845 /*----------------------------------------------------------------------*/
848 /** 1111 1101 0111 0010 0010 rdst fadd #%1, %0 */
849 ID(fadd); DR(rdst); SC(IMM(0)); F__SZ_;
851 /** 1111 1100 1000 10sd rsrc rdst fadd %1%S1, %0 */
852 ID(fadd); DR(rdst); SD(sd, rsrc, LSIZE); F__SZ_;
854 /** 1111 1101 0111 0010 0001 rdst fcmp #%1, %0 */
855 ID(fcmp); DR(rdst); SC(IMM(0)); F_OSZ_;
857 /** 1111 1100 1000 01sd rsrc rdst fcmp %1%S1, %0 */
858 ID(fcmp); DR(rdst); SD(sd, rsrc, LSIZE); F_OSZ_;
860 /** 1111 1101 0111 0010 0000 rdst fsub #%1, %0 */
861 ID(fsub); DR(rdst); SC(IMM(0)); F__SZ_;
863 /** 1111 1100 1000 00sd rsrc rdst fsub %1%S1, %0 */
864 ID(fsub); DR(rdst); SD(sd, rsrc, LSIZE); F__SZ_;
866 /** 1111 1100 1001 01sd rsrc rdst ftoi %1%S1, %0 */
867 ID(ftoi); DR(rdst); SD(sd, rsrc, LSIZE); F__SZ_;
869 /** 1111 1101 0111 0010 0011 rdst fmul #%1, %0 */
870 ID(fmul); DR(rdst); SC(IMM(0)); F__SZ_;
872 /** 1111 1100 1000 11sd rsrc rdst fmul %1%S1, %0 */
873 ID(fmul); DR(rdst); SD(sd, rsrc, LSIZE); F__SZ_;
875 /** 1111 1101 0111 0010 0100 rdst fdiv #%1, %0 */
876 ID(fdiv); DR(rdst); SC(IMM(0)); F__SZ_;
878 /** 1111 1100 1001 00sd rsrc rdst fdiv %1%S1, %0 */
879 ID(fdiv); DR(rdst); SD(sd, rsrc, LSIZE); F__SZ_;
881 /** 1111 1100 1001 10sd rsrc rdst round %1%S1, %0 */
882 ID(round); DR(rdst); SD(sd, rsrc, LSIZE); F__SZ_;
884 /** 1111 1100 0100 01sd rsrc rdst itof %1%S1, %0 */
885 ID(itof); DR (rdst); SP(sd, rsrc); F__SZ_;
887 /** 0000 0110 mx10 00sd 0001 0001 rsrc rdst itof %1%S1, %0 */
888 ID(itof); DR (rdst); SPm(sd, rsrc, mx); F__SZ_;
890 /*----------------------------------------------------------------------*/
893 /** 1111 00sd rdst 0bit bset #%1, %0%S0 */
894 ID(bset); BWL(BSIZE); SC(bit); DD(sd, rdst, BSIZE); F_____;
896 /** 1111 1100 0110 00sd rdst rsrc bset %1, %0%S0 */
897 ID(bset); BWL(BSIZE); SR(rsrc); DD(sd, rdst, BSIZE); F_____;
899 /** 0111 100b ittt rdst bset #%1, %0 */
900 ID(bset); BWL(LSIZE); SC(b*16+ittt); DR(rdst); F_____;
903 /** 1111 00sd rdst 1bit bclr #%1, %0%S0 */
904 ID(bclr); BWL(BSIZE); SC(bit); DD(sd, rdst, BSIZE); F_____;
906 /** 1111 1100 0110 01sd rdst rsrc bclr %1, %0%S0 */
907 ID(bclr); BWL(BSIZE); SR(rsrc); DD(sd, rdst, BSIZE); F_____;
909 /** 0111 101b ittt rdst bclr #%1, %0 */
910 ID(bclr); BWL(LSIZE); SC(b*16+ittt); DR(rdst); F_____;
913 /** 1111 01sd rdst 0bit btst #%2, %1%S1 */
914 ID(btst); BWL(BSIZE); S2C(bit); SD(sd, rdst, BSIZE); F___ZC;
916 /** 1111 1100 0110 10sd rdst rsrc btst %2, %1%S1 */
917 ID(btst); BWL(BSIZE); S2R(rsrc); SD(sd, rdst, BSIZE); F___ZC;
919 /** 0111 110b ittt rdst btst #%2, %1 */
920 ID(btst); BWL(LSIZE); S2C(b*16+ittt); SR(rdst); F___ZC;
923 /** 1111 1100 111bit sd rdst 1111 bnot #%1, %0%S0 */
924 ID(bnot); BWL(BSIZE); SC(bit); DD(sd, rdst, BSIZE);
926 /** 1111 1100 0110 11sd rdst rsrc bnot %1, %0%S0 */
927 ID(bnot); BWL(BSIZE); SR(rsrc); DD(sd, rdst, BSIZE);
929 /** 1111 1101 111bittt 1111 rdst bnot #%1, %0 */
930 ID(bnot); BWL(LSIZE); SC(bittt); DR(rdst);
933 /** 1111 1100 111bit sd rdst cond bm%2 #%1, %0%S0 */
934 ID(bmcc); BWL(BSIZE); S2cc(cond); SC(bit); DD(sd, rdst, BSIZE);
936 /** 1111 1101 111 bittt cond rdst bm%2 #%1, %0%S0 */
937 ID(bmcc); BWL(LSIZE); S2cc(cond); SC(bittt); DR(rdst);
939 /*----------------------------------------------------------------------*/
940 /* CONTROL REGISTERS */
942 /** 0111 1111 1011 rdst clrpsw %0 */
943 ID(clrpsw); DF(rdst);
945 /** 0111 1111 1010 rdst setpsw %0 */
946 ID(setpsw); DF(rdst);
948 /** 0111 0101 0111 0000 0000 immm mvtipl #%1 */
949 ID(mvtipl); SC(immm);
951 /** 0111 1110 111 crdst popc %0 */
952 ID(mov); OP(1, RX_Operand_Postinc, 0, 0); DR(crdst + 16);
954 /** 0111 1110 110 crsrc pushc %1 */
955 ID(mov); OP(0, RX_Operand_Predec, 0, 0); SR(crsrc + 16);
957 /** 1111 1101 0111 im11 000crdst mvtc #%1, %0 */
958 ID(mov); SC(IMMex(im)); DR(crdst + 16);
960 /** 1111 1101 0110 100c rsrc rdst mvtc %1, %0 */
961 ID(mov); SR(rsrc); DR(c*16+rdst + 16);
963 /** 1111 1101 0110 101s rsrc rdst mvfc %1, %0 */
964 ID(mov); SR((s*16+rsrc) + 16); DR(rdst);
966 /*----------------------------------------------------------------------*/
969 /** 0111 1111 1001 0100 rtfi */
972 /** 0111 1111 1001 0101 rte */
981 /** 0111 0101 0110 0000 int #%1 */
984 /** 0111 1111 1001 0110 wait */
987 /*----------------------------------------------------------------------*/
990 /** 1111 1100 1101 sz sd rdst cond sc%1%s %0 */
991 ID(sccnd); BWL(sz); DD (sd, rdst, sz); Scc(cond);