df0b0dd65c18c12b6889b89039b5bdd81bb902e2
[external/binutils.git] / opcodes / micromips-opc.c
1 /* micromips-opc.c.  microMIPS opcode table.
2    Copyright 2008, 2012 Free Software Foundation, Inc.
3    Contributed by Chao-ying Fu, MIPS Technologies, Inc.
4
5    This file is part of the GNU opcodes library.
6
7    This library is free software; you can redistribute it and/or modify
8    it under the terms of the GNU General Public License as published by
9    the Free Software Foundation; either version 3, or (at your option)
10    any later version.
11
12    It is distributed in the hope that it will be useful, but WITHOUT
13    ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14    or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
15    License for more details.
16
17    You should have received a copy of the GNU General Public License
18    along with this file; see the file COPYING.  If not, write to the
19    Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
20    MA 02110-1301, USA.  */
21
22 #include "sysdep.h"
23 #include "opcode/mips.h"
24 #include "mips-formats.h"
25
26 static unsigned char reg_0_map[] = { 0 };
27 static unsigned char reg_28_map[] = { 28 };
28 static unsigned char reg_29_map[] = { 29 };
29 static unsigned char reg_31_map[] = { 31 };
30 static unsigned char reg_m16_map[] = { 16, 17, 2, 3, 4, 5, 6, 7 };
31 static unsigned char reg_mn_map[] = { 0, 17, 2, 3, 16, 18, 19, 20 };
32 static unsigned char reg_q_map[] = { 0, 17, 2, 3, 4, 5, 6, 7 };
33
34 static unsigned char reg_h_map1[] = { 5, 5, 6, 4, 4, 4, 4, 4 };
35 static unsigned char reg_h_map2[] = { 6, 7, 7, 21, 22, 5, 6, 7 };
36
37 static int int_b_map[] = {
38   1, 4, 8, 12, 16, 20, 24, -1
39 };
40 static int int_c_map[] = {
41   128, 1, 2, 3, 4, 7, 8, 15, 16, 31, 32, 63, 64, 255, 32768, 65535
42 };
43
44 /* Return the mips_operand structure for the operand at the beginning of P.  */
45
46 const struct mips_operand *
47 decode_micromips_operand (const char *p)
48 {
49   switch (p[0])
50     {
51     case 'm':
52       switch (p[1])
53         {
54         case 'a': MAPPED_REG (0, 0, GP, reg_28_map);
55         case 'b': MAPPED_REG (3, 23, GP, reg_m16_map);
56         case 'c': MAPPED_REG (3, 4, GP, reg_m16_map);
57         case 'd': MAPPED_REG (3, 7, GP, reg_m16_map);
58         case 'e': MAPPED_REG (3, 1, GP, reg_m16_map);
59         case 'f': MAPPED_REG (3, 3, GP, reg_m16_map);
60         case 'g': MAPPED_REG (3, 0, GP, reg_m16_map);
61         case 'h': REG_PAIR (3, 7, GP, reg_h_map);
62         case 'j': REG (5, 0, GP);
63         case 'l': MAPPED_REG (3, 4, GP, reg_m16_map);
64         case 'm': MAPPED_REG (3, 1, GP, reg_mn_map);
65         case 'n': MAPPED_REG (3, 4, GP, reg_mn_map);
66         case 'p': REG (5, 5, GP);
67         case 'q': MAPPED_REG (3, 7, GP, reg_q_map);
68         case 'r': SPECIAL (0, 0, PC);
69         case 's': MAPPED_REG (0, 0, GP, reg_29_map);
70         case 't': SPECIAL (0, 0, REPEAT_PREV_REG);
71         case 'x': SPECIAL (0, 0, REPEAT_DEST_REG);
72         case 'y': MAPPED_REG (0, 0, GP, reg_31_map);
73         case 'z': MAPPED_REG (0, 0, GP, reg_0_map);
74
75         case 'A': INT_ADJ (7, 0, 63, 2, FALSE);  /* (-64 .. 63) << 2 */
76         case 'B': MAPPED_INT (3, 1, int_b_map, FALSE);
77         case 'C': MAPPED_INT (4, 0, int_c_map, TRUE);
78         case 'D': BRANCH (10, 0, 1);
79         case 'E': BRANCH (7, 0, 1);
80         case 'F': HINT (4, 0);
81         case 'G': INT_ADJ (4, 0, 14, 0, FALSE);  /* (-1 .. 14) */
82         case 'H': INT_ADJ (4, 0, 15, 1, FALSE);  /* (0 .. 15) << 1 */
83         case 'I': INT_ADJ (7, 0, 126, 0, FALSE); /* (-1 .. 126) */
84         case 'J': INT_ADJ (4, 0, 15, 2, FALSE);  /* (0 .. 15) << 2 */
85         case 'L': INT_ADJ (4, 0, 15, 0, FALSE);  /* (0 .. 15) */
86         case 'M': INT_ADJ (3, 1, 8, 0, FALSE);   /* (1 .. 8) */
87         case 'N': SPECIAL (2, 4, LWM_SWM_LIST);
88         case 'O': HINT (4, 0);
89         case 'P': INT_ADJ (5, 0, 31, 2, FALSE);  /* (0 .. 31) << 2 */
90         case 'Q': INT_ADJ (23, 0, 4194303, 2, FALSE);
91                                                  /* (-4194304 .. 4194303) */
92         case 'U': INT_ADJ (5, 0, 31, 2, FALSE);  /* (0 .. 31) << 2 */
93         case 'W': INT_ADJ (6, 1, 63, 2, FALSE);  /* (0 .. 63) << 2 */
94         case 'X': SINT (4, 1);
95         case 'Y': SPECIAL (9, 1, ADDIUSP_INT);
96         case 'Z': UINT (0, 0);                   /* 0 only */
97         }
98       break;
99
100     case '+':
101       switch (p[1])
102         {
103         case 'A': BIT (5, 6, 0);                 /* (0 .. 31) */
104         case 'B': MSB (5, 11, 1, TRUE, 32);      /* (1 .. 32), 32-bit op */
105         case 'C': MSB (5, 11, 1, FALSE, 32);     /* (1 .. 32), 32-bit op */
106         case 'E': BIT (5, 6, 32);                /* (32 .. 63) */
107         case 'F': MSB (5, 11, 33, TRUE, 64);     /* (33 .. 64), 64-bit op */
108         case 'G': MSB (5, 11, 33, FALSE, 64);    /* (33 .. 64), 64-bit op */
109         case 'H': MSB (5, 11, 1, FALSE, 64);     /* (1 .. 32), 64-bit op */
110
111         case 'i': JALX (26, 0, 2);
112         case 'j': SINT (9, 0);
113         }
114       break;
115
116     case '.': SINT (10, 6);
117     case '<': BIT (5, 11, 0);                    /* (0 .. 31) */
118     case '>': BIT (5, 11, 32);                   /* (32 .. 63) */
119     case '\\': BIT (3, 21, 0);                   /* (0 .. 7) */
120     case '|': HINT (4, 12);
121     case '~': SINT (12, 0);
122     case '@': SINT (10, 16);
123     case '^': HINT (5, 11);
124
125     case '0': SINT (6, 16);
126     case '1': HINT (5, 16);
127     case '2': HINT (2, 14);
128     case '3': HINT (3, 13);
129     case '4': HINT (4, 12);
130     case '5': HINT (8, 13);
131     case '6': HINT (5, 16);
132     case '7': REG (2, 14, ACC);
133     case '8': HINT (6, 14);
134
135     case 'B': HINT (10, 16);
136     case 'C': HINT (23, 3);
137     case 'D': REG (5, 11, FP);
138     case 'E': REG (5, 21, COPRO);
139     case 'G': REG (5, 16, COPRO);
140     case 'K': REG (5, 16, HW);
141     case 'H': UINT (3, 11);
142     case 'M': REG (3, 13, CCC);
143     case 'N': REG (3, 18, CCC);
144     case 'R': REG (5, 6, FP);
145     case 'S': REG (5, 16, FP);
146     case 'T': REG (5, 21, FP);
147     case 'V': REG (5, 16, FP);
148
149     case 'a': JUMP (26, 0, 1);
150     case 'b': REG (5, 16, GP);
151     case 'c': HINT (10, 16);
152     case 'd': REG (5, 11, GP);
153     case 'h': HINT (5, 11);
154     case 'i': HINT (16, 0);
155     case 'j': SINT (16, 0);
156     case 'k': HINT (5, 21);
157     case 'n': SPECIAL (5, 21, LWM_SWM_LIST);
158     case 'o': SINT (16, 0);
159     case 'p': BRANCH (16, 0, 1);
160     case 'q': HINT (10, 6);
161     case 'r': REG (5, 16, GP);
162     case 's': REG (5, 16, GP);
163     case 't': REG (5, 21, GP);
164     case 'u': HINT (16, 0);
165     case 'v': REG (5, 16, GP);
166     case 'w': REG (5, 21, GP);
167     case 'y': REG (5, 6, GP);
168     case 'z': MAPPED_REG (0, 0, GP, reg_0_map);
169     }
170   return 0;
171 }
172
173 #define UBD     INSN_UNCOND_BRANCH_DELAY
174 #define CBD     INSN_COND_BRANCH_DELAY
175 #define NODS    INSN_NO_DELAY_SLOT
176 #define TRAP    INSN_NO_DELAY_SLOT
177 #define SM      INSN_STORE_MEMORY
178 #define BD16    INSN2_BRANCH_DELAY_16BIT        /* Used in pinfo2.  */
179 #define BD32    INSN2_BRANCH_DELAY_32BIT        /* Used in pinfo2.  */
180
181 #define WR_1    INSN_WRITE_1
182 #define WR_2    INSN_WRITE_2
183 #define RD_1    INSN_READ_1
184 #define RD_2    INSN_READ_2
185 #define RD_3    INSN_READ_3
186 #define RD_4    INSN_READ_4
187 #define MOD_1   (WR_1|RD_1)
188 #define MOD_2   (WR_2|RD_2)
189
190 /* For 16-bit/32-bit microMIPS instructions.  They are used in pinfo2.  */
191 #define UBR     INSN2_UNCOND_BRANCH
192 #define CBR     INSN2_COND_BRANCH
193 #define RD_sp   INSN2_READ_SP
194 #define WR_sp   INSN2_WRITE_SP
195 #define RD_31   INSN2_READ_GPR_31
196 #define RD_pc   INSN2_READ_PC
197
198 /* For 32-bit microMIPS instructions.  */
199 #define WR_s    INSN_WRITE_GPR_S
200 #define WR_31   INSN_WRITE_GPR_31
201 #define WR_CC   INSN_WRITE_COND_CODE
202
203 #define RD_CC   INSN_READ_COND_CODE
204 #define RD_C0   INSN_COP
205 #define RD_C1   INSN_COP
206 #define RD_C2   INSN_COP
207 #define WR_C0   INSN_COP
208 #define WR_C1   INSN_COP
209 #define WR_C2   INSN_COP
210 #define CP      INSN_COP
211
212 #define WR_HI   INSN_WRITE_HI
213 #define RD_HI   INSN_READ_HI
214
215 #define WR_LO   INSN_WRITE_LO
216 #define RD_LO   INSN_READ_LO
217
218 #define WR_HILO WR_HI|WR_LO
219 #define RD_HILO RD_HI|RD_LO
220 #define MOD_HILO WR_HILO|RD_HILO
221
222 /* Reuse INSN_ISA1 for 32-bit microMIPS ISA.  All instructions in I1
223    are accepted as 32-bit microMIPS ISA.
224    Reuse INSN_ISA3 for 64-bit microMIPS ISA.  All instructions in I3
225    are accepted as 64-bit microMIPS ISA.  */
226 #define I1      INSN_ISA1
227 #define I3      INSN_ISA3
228
229 /* MIPS DSP ASE support.  */
230 #define WR_a    WR_HILO         /* Write DSP accumulators (reuse WR_HILO).  */
231 #define RD_a    RD_HILO         /* Read DSP accumulators (reuse RD_HILO).  */
232 #define MOD_a   WR_a|RD_a
233 #define DSP_VOLA INSN_NO_DELAY_SLOT
234 #define D32     ASE_DSP
235 #define D33     ASE_DSPR2
236
237 /* MIPS MCU (MicroController) ASE support.  */
238 #define MC      ASE_MCU
239
240 /* MIPS Enhanced VA Scheme.  */
241 #define EVA     ASE_EVA
242
243 /* TLB invalidate instruction support.  */
244 #define TLBINV  ASE_EVA
245
246 /* MIPS Virtualization ASE.  */
247 #define IVIRT   ASE_VIRT
248 #define IVIRT64 ASE_VIRT64
249
250 const struct mips_opcode micromips_opcodes[] =
251 {
252 /* These instructions appear first so that the disassembler will find
253    them first.  The assemblers uses a hash table based on the
254    instruction name anyhow.  */
255 /* name,                args,           match,      mask,       pinfo,                  pinfo2,         membership,     ase,    exclusions */
256 {"pref",                "k,~(b)",       0x60002000, 0xfc00f000, RD_3,                   0,              I1,             0,      0 },
257 {"pref",                "k,A(b)",       0,    (int) M_PREF_AB,  INSN_MACRO,             0,              I1,             0,      0 },
258 {"prefx",               "h,t(b)",       0x540001a0, 0xfc0007ff, RD_2|RD_3|FP_S,         0,              I1,             0,      0 },
259 {"nop",                 "",                 0x0c00,     0xffff, 0,                      INSN2_ALIAS,    I1,             0,      0 },
260 {"nop",                 "",             0x00000000, 0xffffffff, 0,                      INSN2_ALIAS,    I1,             0,      0 }, /* sll */
261 {"ssnop",               "",             0x00000800, 0xffffffff, 0,                      INSN2_ALIAS,    I1,             0,      0 }, /* sll */
262 {"ehb",                 "",             0x00001800, 0xffffffff, 0,                      INSN2_ALIAS,    I1,             0,      0 }, /* sll */
263 {"pause",               "",             0x00002800, 0xffffffff, 0,                      INSN2_ALIAS,    I1,             0,      0 }, /* sll */
264 {"li",                  "md,mI",            0xec00,     0xfc00, WR_1,                   0,              I1,             0,      0 },
265 {"li",                  "t,j",          0x30000000, 0xfc1f0000, WR_1,                   INSN2_ALIAS,    I1,             0,      0 }, /* addiu */
266 {"li",                  "t,i",          0x50000000, 0xfc1f0000, WR_1,                   INSN2_ALIAS,    I1,             0,      0 }, /* ori */
267 #if 0
268 /* Disabled until we can handle 48-bit opcodes.  */
269 {"li",                  "s,I",  0x7c0000010000, 0xfc00001f0000, WR_t,                   0,              I3,             0,      0 }, /* li48 */
270 #endif
271 {"li",                  "t,I",          0,    (int) M_LI,       INSN_MACRO,             0,              I1,             0,      0 },
272 {"move",                "d,s",          0,    (int) M_MOVE,     INSN_MACRO,             0,              I1,             0,      0 },
273 {"move",                "mp,mj",            0x0c00,     0xfc00, WR_1|RD_2,              0,              I1,             0,      0 },
274 {"move",                "d,s",          0x58000150, 0xffe007ff, WR_1|RD_2,              INSN2_ALIAS,    I3,             0,      0 }, /* daddu */
275 {"move",                "d,s",          0x00000150, 0xffe007ff, WR_1|RD_2,              INSN2_ALIAS,    I1,             0,      0 }, /* addu */
276 {"move",                "d,s",          0x00000290, 0xffe007ff, WR_1|RD_2,              INSN2_ALIAS,    I1,             0,      0 }, /* or */
277 {"b",                   "mD",               0xcc00,     0xfc00, UBD,                    0,              I1,             0,      0 },
278 {"b",                   "p",            0x94000000, 0xffff0000, UBD,                    INSN2_ALIAS,    I1,             0,      0 }, /* beq 0, 0 */
279 {"b",                   "p",            0x40400000, 0xffff0000, UBD,                    INSN2_ALIAS,    I1,             0,      0 }, /* bgez 0 */
280 {"bal",                 "p",            0x40600000, 0xffff0000, WR_31|UBD,              INSN2_ALIAS|BD32, I1,           0,      0 }, /* bgezal 0 */
281 {"bals",                "p",            0x42600000, 0xffff0000, WR_31|UBD,              INSN2_ALIAS|BD16, I1,           0,      0 }, /* bgezals 0 */
282 {"bc",                  "p",            0x40e00000, 0xffff0000, NODS,                   INSN2_ALIAS|UBR,  I1,           0,      0 }, /* beqzc 0 */
283
284 {"abs",                 "d,v",          0,    (int) M_ABS,      INSN_MACRO,             0,              I1,             0,      0 },
285 {"abs.d",               "T,V",          0x5400237b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
286 {"abs.s",               "T,V",          0x5400037b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
287 {"abs.ps",              "T,V",          0x5400437b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
288 {"aclr",                "\\,~(b)",      0x2000b000, 0xff00f000, RD_3|SM|NODS,           0,              0,              MC,     0 },
289 {"aclr",                "\\,A(b)",      0,    (int) M_ACLR_AB,  INSN_MACRO,             0,              0,              MC,     0 },
290 {"add",                 "d,v,t",        0x00000110, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
291 {"add",                 "t,r,I",        0,    (int) M_ADD_I,    INSN_MACRO,             0,              I1,             0,      0 },
292 {"add.d",               "D,V,T",        0x54000130, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
293 {"add.s",               "D,V,T",        0x54000030, 0xfc0007ff, WR_1|RD_2|RD_3|FP_S,    0,              I1,             0,      0 },
294 {"add.ps",              "D,V,T",        0x54000230, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
295 {"addi",                "t,r,j",        0x10000000, 0xfc000000, WR_1|RD_2,              0,              I1,             0,      0 },
296 {"addiu",               "mp,mj,mZ",         0x0c00,     0xfc00, WR_1|RD_2,              0,              I1,             0,      0 }, /* move */
297 {"addiu",               "md,ms,mW",         0x6c01,     0xfc01, WR_1|RD_2,              0,              I1,             0,      0 }, /* addiur1sp */
298 {"addiu",               "md,mc,mB",         0x6c00,     0xfc01, WR_1|RD_2,              0,              I1,             0,      0 }, /* addiur2 */
299 {"addiu",               "ms,mt,mY",         0x4c01,     0xfc01, MOD_1,                  0,              I1,             0,      0 }, /* addiusp */
300 {"addiu",               "mp,mt,mX",         0x4c00,     0xfc01, MOD_1,                  0,              I1,             0,      0 }, /* addius5 */
301 {"addiu",               "mb,mr,mQ",     0x78000000, 0xfc000000, WR_1,                   RD_pc,          I1,             0,      0 }, /* addiupc */
302 {"addiu",               "t,r,j",        0x30000000, 0xfc000000, WR_1|RD_2,              0,              I1,             0,      0 },
303 {"addiupc",             "mb,mQ",        0x78000000, 0xfc000000, WR_1,                   RD_pc,          I1,             0,      0 },
304 {"addiur1sp",           "md,mW",            0x6c01,     0xfc01, WR_1,                   RD_sp,          I1,             0,      0 },
305 {"addiur2",             "md,mc,mB",         0x6c00,     0xfc01, WR_1|RD_2,              0,              I1,             0,      0 },
306 {"addiusp",             "mY",               0x4c01,     0xfc01, 0,                      WR_sp|RD_sp,    I1,             0,      0 },
307 {"addius5",             "mp,mX",            0x4c00,     0xfc01, MOD_1,                  0,              I1,             0,      0 },
308 {"addu",                "mp,mj,mz",         0x0c00,     0xfc00, WR_1|RD_2,              0,              I1,             0,      0 }, /* move */
309 {"addu",                "mp,mz,mj",         0x0c00,     0xfc00, WR_1|RD_3,              0,              I1,             0,      0 }, /* move */
310 {"addu",                "md,me,ml",         0x0400,     0xfc01, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
311 {"addu",                "d,v,t",        0x00000150, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
312 {"addu",                "t,r,I",        0,    (int) M_ADDU_I,   INSN_MACRO,             0,              I1,             0,      0 },
313 /* We have no flag to mark the read from "y", so we use NODS to disable
314    delay slot scheduling of ALNV.PS altogether.  */
315 {"alnv.ps",             "D,V,T,y",      0x54000019, 0xfc00003f, WR_1|RD_2|RD_3|NODS|FP_D, 0,            I1,             0,      0 },
316 {"and",                 "mf,mt,mg",         0x4480,     0xffc0, MOD_1|RD_3,             0,              I1,             0,      0 },
317 {"and",                 "mf,mg,mx",         0x4480,     0xffc0, MOD_1|RD_2,             0,              I1,             0,      0 },
318 {"and",                 "d,v,t",        0x00000250, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
319 {"and",                 "t,r,I",        0,    (int) M_AND_I,    INSN_MACRO,             0,              I1,             0,      0 },
320 {"andi",                "md,mc,mC",         0x2c00,     0xfc00, WR_1|RD_2,              0,              I1,             0,      0 },
321 {"andi",                "t,r,i",        0xd0000000, 0xfc000000, WR_1|RD_2,              0,              I1,             0,      0 },
322 {"aset",                "\\,~(b)",      0x20003000, 0xff00f000, RD_3|SM|NODS,           0,              0,              MC,     0 },
323 {"aset",                "\\,A(b)",      0,    (int) M_ASET_AB,  INSN_MACRO,             0,              0,              MC,     0 },
324 /* b is at the top of the table.  */
325 /* bal is at the top of the table.  */
326 {"bc1f",                "p",            0x43800000, 0xffff0000, RD_CC|CBD|FP_S,         0,              I1,             0,      0 },
327 {"bc1f",                "N,p",          0x43800000, 0xffe30000, RD_CC|CBD|FP_S,         0,              I1,             0,      0 },
328 {"bc1fl",               "p",            0,    (int) M_BC1FL,    INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
329 {"bc1fl",               "N,p",          0,    (int) M_BC1FL,    INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
330 {"bc2f",                "p",            0x42800000, 0xffff0000, RD_CC|CBD,              0,              I1,             0,      0 },
331 {"bc2f",                "N,p",          0x42800000, 0xffe30000, RD_CC|CBD,              0,              I1,             0,      0 },
332 {"bc2fl",               "p",            0,    (int) M_BC2FL,    INSN_MACRO,             0,              I1,             0,      0 },
333 {"bc2fl",               "N,p",          0,    (int) M_BC2FL,    INSN_MACRO,             0,              I1,             0,      0 },
334 {"bc1t",                "p",            0x43a00000, 0xffff0000, RD_CC|CBD|FP_S,         0,              I1,             0,      0 },
335 {"bc1t",                "N,p",          0x43a00000, 0xffe30000, RD_CC|CBD|FP_S,         0,              I1,             0,      0 },
336 {"bc1tl",               "p",            0,    (int) M_BC1TL,    INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
337 {"bc1tl",               "N,p",          0,    (int) M_BC1TL,    INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
338 {"bc2t",                "p",            0x42a00000, 0xffff0000, RD_CC|CBD,              0,              I1,             0,      0 },
339 {"bc2t",                "N,p",          0x42a00000, 0xffe30000, RD_CC|CBD,              0,              I1,             0,      0 },
340 {"bc2tl",               "p",            0,    (int) M_BC2TL,    INSN_MACRO,             0,              I1,             0,      0 },
341 {"bc2tl",               "N,p",          0,    (int) M_BC2TL,    INSN_MACRO,             0,              I1,             0,      0 },
342 {"beqz",                "md,mE",            0x8c00,     0xfc00, RD_1|CBD,               0,              I1,             0,      0 },
343 {"beqz",                "s,p",          0x94000000, 0xffe00000, RD_1|CBD,               0,              I1,             0,      0 },
344 {"beqzc",               "s,p",          0x40e00000, 0xffe00000, RD_1|NODS,              CBR,            I1,             0,      0 },
345 {"beqzl",               "s,p",          0,    (int) M_BEQL,     INSN_MACRO,             0,              I1,             0,      0 },
346 {"beq",                 "md,mz,mE",         0x8c00,     0xfc00, RD_1|CBD,               0,              I1,             0,      0 }, /* beqz */
347 {"beq",                 "mz,md,mE",         0x8c00,     0xfc00, RD_2|CBD,               0,              I1,             0,      0 }, /* beqz */
348 {"beq",                 "s,t,p",        0x94000000, 0xfc000000, RD_1|RD_2|CBD,          0,              I1,             0,      0 },
349 {"beq",                 "s,I,p",        0,    (int) M_BEQ_I,    INSN_MACRO,             0,              I1,             0,      0 },
350 {"beql",                "s,t,p",        0,    (int) M_BEQL,     INSN_MACRO,             0,              I1,             0,      0 },
351 {"beql",                "s,I,p",        0,    (int) M_BEQL_I,   INSN_MACRO,             0,              I1,             0,      0 },
352 {"bge",                 "s,t,p",        0,    (int) M_BGE,      INSN_MACRO,             0,              I1,             0,      0 },
353 {"bge",                 "s,I,p",        0,    (int) M_BGE_I,    INSN_MACRO,             0,              I1,             0,      0 },
354 {"bgel",                "s,t,p",        0,    (int) M_BGEL,     INSN_MACRO,             0,              I1,             0,      0 },
355 {"bgel",                "s,I,p",        0,    (int) M_BGEL_I,   INSN_MACRO,             0,              I1,             0,      0 },
356 {"bgeu",                "s,t,p",        0,    (int) M_BGEU,     INSN_MACRO,             0,              I1,             0,      0 },
357 {"bgeu",                "s,I,p",        0,    (int) M_BGEU_I,   INSN_MACRO,             0,              I1,             0,      0 },
358 {"bgeul",               "s,t,p",        0,    (int) M_BGEUL,    INSN_MACRO,             0,              I1,             0,      0 },
359 {"bgeul",               "s,I,p",        0,    (int) M_BGEUL_I,  INSN_MACRO,             0,              I1,             0,      0 },
360 {"bgez",                "s,p",          0x40400000, 0xffe00000, RD_1|CBD,               0,              I1,             0,      0 },
361 {"bgezl",               "s,p",          0,    (int) M_BGEZL,    INSN_MACRO,             0,              I1,             0,      0 },
362 {"bgezal",              "s,p",          0x40600000, 0xffe00000, RD_1|WR_31|CBD,         BD32,           I1,             0,      0 },
363 {"bgezals",             "s,p",          0x42600000, 0xffe00000, RD_1|WR_31|CBD,         BD16,           I1,             0,      0 },
364 {"bgezall",             "s,p",          0,    (int) M_BGEZALL,  INSN_MACRO,             0,              I1,             0,      0 },
365 {"bgt",                 "s,t,p",        0,    (int) M_BGT,      INSN_MACRO,             0,              I1,             0,      0 },
366 {"bgt",                 "s,I,p",        0,    (int) M_BGT_I,    INSN_MACRO,             0,              I1,             0,      0 },
367 {"bgtl",                "s,t,p",        0,    (int) M_BGTL,     INSN_MACRO,             0,              I1,             0,      0 },
368 {"bgtl",                "s,I,p",        0,    (int) M_BGTL_I,   INSN_MACRO,             0,              I1,             0,      0 },
369 {"bgtu",                "s,t,p",        0,    (int) M_BGTU,     INSN_MACRO,             0,              I1,             0,      0 },
370 {"bgtu",                "s,I,p",        0,    (int) M_BGTU_I,   INSN_MACRO,             0,              I1,             0,      0 },
371 {"bgtul",               "s,t,p",        0,    (int) M_BGTUL,    INSN_MACRO,             0,              I1,             0,      0 },
372 {"bgtul",               "s,I,p",        0,    (int) M_BGTUL_I,  INSN_MACRO,             0,              I1,             0,      0 },
373 {"bgtz",                "s,p",          0x40c00000, 0xffe00000, RD_1|CBD,               0,              I1,             0,      0 },
374 {"bgtzl",               "s,p",          0,    (int) M_BGTZL,    INSN_MACRO,             0,              I1,             0,      0 },
375 {"ble",                 "s,t,p",        0,    (int) M_BLE,      INSN_MACRO,             0,              I1,             0,      0 },
376 {"ble",                 "s,I,p",        0,    (int) M_BLE_I,    INSN_MACRO,             0,              I1,             0,      0 },
377 {"blel",                "s,t,p",        0,    (int) M_BLEL,     INSN_MACRO,             0,              I1,             0,      0 },
378 {"blel",                "s,I,p",        0,    (int) M_BLEL_I,   INSN_MACRO,             0,              I1,             0,      0 },
379 {"bleu",                "s,t,p",        0,    (int) M_BLEU,     INSN_MACRO,             0,              I1,             0,      0 },
380 {"bleu",                "s,I,p",        0,    (int) M_BLEU_I,   INSN_MACRO,             0,              I1,             0,      0 },
381 {"bleul",               "s,t,p",        0,    (int) M_BLEUL,    INSN_MACRO,             0,              I1,             0,      0 },
382 {"bleul",               "s,I,p",        0,    (int) M_BLEUL_I,  INSN_MACRO,             0,              I1,             0,      0 },
383 {"blez",                "s,p",          0x40800000, 0xffe00000, RD_1|CBD,               0,              I1,             0,      0 },
384 {"blezl",               "s,p",          0,    (int) M_BLEZL,    INSN_MACRO,             0,              I1,             0,      0 },
385 {"blt",                 "s,t,p",        0,    (int) M_BLT,      INSN_MACRO,             0,              I1,             0,      0 },
386 {"blt",                 "s,I,p",        0,    (int) M_BLT_I,    INSN_MACRO,             0,              I1,             0,      0 },
387 {"bltl",                "s,t,p",        0,    (int) M_BLTL,     INSN_MACRO,             0,              I1,             0,      0 },
388 {"bltl",                "s,I,p",        0,    (int) M_BLTL_I,   INSN_MACRO,             0,              I1,             0,      0 },
389 {"bltu",                "s,t,p",        0,    (int) M_BLTU,     INSN_MACRO,             0,              I1,             0,      0 },
390 {"bltu",                "s,I,p",        0,    (int) M_BLTU_I,   INSN_MACRO,             0,              I1,             0,      0 },
391 {"bltul",               "s,t,p",        0,    (int) M_BLTUL,    INSN_MACRO,             0,              I1,             0,      0 },
392 {"bltul",               "s,I,p",        0,    (int) M_BLTUL_I,  INSN_MACRO,             0,              I1,             0,      0 },
393 {"bltz",                "s,p",          0x40000000, 0xffe00000, RD_1|CBD,               0,              I1,             0,      0 },
394 {"bltzl",               "s,p",          0,    (int) M_BLTZL,    INSN_MACRO,             0,              I1,             0,      0 },
395 {"bltzal",              "s,p",          0x40200000, 0xffe00000, RD_1|WR_31|CBD,         BD32,           I1,             0,      0 },
396 {"bltzals",             "s,p",          0x42200000, 0xffe00000, RD_1|WR_31|CBD,         BD16,           I1,             0,      0 },
397 {"bltzall",             "s,p",          0,    (int) M_BLTZALL,  INSN_MACRO,             0,              I1,             0,      0 },
398 {"bnez",                "md,mE",            0xac00,     0xfc00, RD_1|CBD,               0,              I1,             0,      0 },
399 {"bnez",                "s,p",          0xb4000000, 0xffe00000, RD_1|CBD,               0,              I1,             0,      0 },
400 {"bnezc",               "s,p",          0x40a00000, 0xffe00000, RD_1|NODS,              CBR,            I1,             0,      0 },
401 {"bnezl",               "s,p",          0,    (int) M_BNEL,     INSN_MACRO,             0,              I1,             0,      0 },
402 {"bne",                 "md,mz,mE",         0xac00,     0xfc00, RD_1|CBD,               0,              I1,             0,      0 }, /* bnez */
403 {"bne",                 "mz,md,mE",         0xac00,     0xfc00, RD_2|CBD,               0,              I1,             0,      0 }, /* bnez */
404 {"bne",                 "s,t,p",        0xb4000000, 0xfc000000, RD_1|RD_2|CBD,          0,              I1,             0,      0 },
405 {"bne",                 "s,I,p",        0,    (int) M_BNE_I,    INSN_MACRO,             0,              I1,             0,      0 },
406 {"bnel",                "s,t,p",        0,    (int) M_BNEL,     INSN_MACRO,             0,              I1,             0,      0 },
407 {"bnel",                "s,I,p",        0,    (int) M_BNEL_I,   INSN_MACRO,             0,              I1,             0,      0 },
408 {"break",               "",                 0x4680,     0xffff, TRAP,                   0,              I1,             0,      0 },
409 {"break",               "",             0x00000007, 0xffffffff, TRAP,                   0,              I1,             0,      0 },
410 {"break",               "mF",               0x4680,     0xfff0, TRAP,                   0,              I1,             0,      0 },
411 {"break",               "c",            0x00000007, 0xfc00ffff, TRAP,                   0,              I1,             0,      0 },
412 {"break",               "c,q",          0x00000007, 0xfc00003f, TRAP,                   0,              I1,             0,      0 },
413 {"c.f.d",               "S,T",          0x5400043c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
414 {"c.f.d",               "M,S,T",        0x5400043c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
415 {"c.f.s",               "S,T",          0x5400003c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
416 {"c.f.s",               "M,S,T",        0x5400003c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
417 {"c.f.ps",              "S,T",          0x5400083c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
418 {"c.f.ps",              "M,S,T",        0x5400083c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
419 {"c.un.d",              "S,T",          0x5400047c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
420 {"c.un.d",              "M,S,T",        0x5400047c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
421 {"c.un.s",              "S,T",          0x5400007c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
422 {"c.un.s",              "M,S,T",        0x5400007c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
423 {"c.un.ps",             "S,T",          0x5400087c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
424 {"c.un.ps",             "M,S,T",        0x5400087c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
425 {"c.eq.d",              "S,T",          0x540004bc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
426 {"c.eq.d",              "M,S,T",        0x540004bc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
427 {"c.eq.s",              "S,T",          0x540000bc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
428 {"c.eq.s",              "M,S,T",        0x540000bc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
429 {"c.eq.ps",             "S,T",          0x540008bc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
430 {"c.eq.ps",             "M,S,T",        0x540008bc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
431 {"c.ueq.d",             "S,T",          0x540004fc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
432 {"c.ueq.d",             "M,S,T",        0x540004fc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
433 {"c.ueq.s",             "S,T",          0x540000fc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
434 {"c.ueq.s",             "M,S,T",        0x540000fc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
435 {"c.ueq.ps",            "S,T",          0x540008fc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
436 {"c.ueq.ps",            "M,S,T",        0x540008fc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
437 {"c.olt.d",             "S,T",          0x5400053c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
438 {"c.olt.d",             "M,S,T",        0x5400053c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
439 {"c.olt.s",             "S,T",          0x5400013c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
440 {"c.olt.s",             "M,S,T",        0x5400013c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
441 {"c.olt.ps",            "S,T",          0x5400093c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
442 {"c.olt.ps",            "M,S,T",        0x5400093c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
443 {"c.ult.d",             "S,T",          0x5400057c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
444 {"c.ult.d",             "M,S,T",        0x5400057c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
445 {"c.ult.s",             "S,T",          0x5400017c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
446 {"c.ult.s",             "M,S,T",        0x5400017c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
447 {"c.ult.ps",            "S,T",          0x5400097c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
448 {"c.ult.ps",            "M,S,T",        0x5400097c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
449 {"c.ole.d",             "S,T",          0x540005bc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
450 {"c.ole.d",             "M,S,T",        0x540005bc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
451 {"c.ole.s",             "S,T",          0x540001bc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
452 {"c.ole.s",             "M,S,T",        0x540001bc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
453 {"c.ole.ps",            "S,T",          0x540009bc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
454 {"c.ole.ps",            "M,S,T",        0x540009bc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
455 {"c.ule.d",             "S,T",          0x540005fc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
456 {"c.ule.d",             "M,S,T",        0x540005fc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
457 {"c.ule.s",             "S,T",          0x540001fc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
458 {"c.ule.s",             "M,S,T",        0x540001fc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
459 {"c.ule.ps",            "S,T",          0x540009fc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
460 {"c.ule.ps",            "M,S,T",        0x540009fc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
461 {"c.sf.d",              "S,T",          0x5400063c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
462 {"c.sf.d",              "M,S,T",        0x5400063c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
463 {"c.sf.s",              "S,T",          0x5400023c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
464 {"c.sf.s",              "M,S,T",        0x5400023c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
465 {"c.sf.ps",             "S,T",          0x54000a3c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
466 {"c.sf.ps",             "M,S,T",        0x54000a3c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
467 {"c.ngle.d",            "S,T",          0x5400067c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
468 {"c.ngle.d",            "M,S,T",        0x5400067c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
469 {"c.ngle.s",            "S,T",          0x5400027c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
470 {"c.ngle.s",            "M,S,T",        0x5400027c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
471 {"c.ngle.ps",           "S,T",          0x54000a7c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
472 {"c.ngle.ps",           "M,S,T",        0x54000a7c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
473 {"c.seq.d",             "S,T",          0x540006bc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
474 {"c.seq.d",             "M,S,T",        0x540006bc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
475 {"c.seq.s",             "S,T",          0x540002bc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
476 {"c.seq.s",             "M,S,T",        0x540002bc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
477 {"c.seq.ps",            "S,T",          0x54000abc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
478 {"c.seq.ps",            "M,S,T",        0x54000abc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
479 {"c.ngl.d",             "S,T",          0x540006fc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
480 {"c.ngl.d",             "M,S,T",        0x540006fc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
481 {"c.ngl.s",             "S,T",          0x540002fc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
482 {"c.ngl.s",             "M,S,T",        0x540002fc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
483 {"c.ngl.ps",            "S,T",          0x54000afc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
484 {"c.ngl.ps",            "M,S,T",        0x54000afc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
485 {"c.lt.d",              "S,T",          0x5400073c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
486 {"c.lt.d",              "M,S,T",        0x5400073c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
487 {"c.lt.s",              "S,T",          0x5400033c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
488 {"c.lt.s",              "M,S,T",        0x5400033c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
489 {"c.lt.ps",             "S,T",          0x54000b3c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
490 {"c.lt.ps",             "M,S,T",        0x54000b3c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
491 {"c.nge.d",             "S,T",          0x5400077c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
492 {"c.nge.d",             "M,S,T",        0x5400077c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
493 {"c.nge.s",             "S,T",          0x5400037c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
494 {"c.nge.s",             "M,S,T",        0x5400037c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
495 {"c.nge.ps",            "S,T",          0x54000b7c, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
496 {"c.nge.ps",            "M,S,T",        0x54000b7c, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
497 {"c.le.d",              "S,T",          0x540007bc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
498 {"c.le.d",              "M,S,T",        0x540007bc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
499 {"c.le.s",              "S,T",          0x540003bc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
500 {"c.le.s",              "M,S,T",        0x540003bc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
501 {"c.le.ps",             "S,T",          0x54000bbc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
502 {"c.le.ps",             "M,S,T",        0x54000bbc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
503 {"c.ngt.d",             "S,T",          0x540007fc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
504 {"c.ngt.d",             "M,S,T",        0x540007fc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
505 {"c.ngt.s",             "S,T",          0x540003fc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_S,   0,              I1,             0,      0 },
506 {"c.ngt.s",             "M,S,T",        0x540003fc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_S,   0,              I1,             0,      0 },
507 {"c.ngt.ps",            "S,T",          0x54000bfc, 0xfc00ffff, RD_1|RD_2|WR_CC|FP_D,   0,              I1,             0,      0 },
508 {"c.ngt.ps",            "M,S,T",        0x54000bfc, 0xfc001fff, RD_2|RD_3|WR_CC|FP_D,   0,              I1,             0,      0 },
509 {"cache",               "k,~(b)",       0x20006000, 0xfc00f000, RD_3,                   0,              I1,             0,      0 },
510 {"cache",               "k,A(b)",       0,    (int) M_CACHE_AB, INSN_MACRO,             0,              I1,             0,      0 },
511 {"ceil.l.d",            "T,S",          0x5400533b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
512 {"ceil.l.s",            "T,S",          0x5400133b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
513 {"ceil.w.d",            "T,S",          0x54005b3b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
514 {"ceil.w.s",            "T,S",          0x54001b3b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
515 {"cfc1",                "t,G",          0x5400103b, 0xfc00ffff, WR_1|RD_C1|FP_S,        0,              I1,             0,      0 },
516 {"cfc1",                "t,S",          0x5400103b, 0xfc00ffff, WR_1|RD_C1|FP_S,        0,              I1,             0,      0 },
517 {"cfc2",                "t,G",          0x0000cd3c, 0xfc00ffff, WR_1|RD_C2,             0,              I1,             0,      0 },
518 {"clo",                 "t,s",          0x00004b3c, 0xfc00ffff, WR_1|RD_2,              0,              I1,             0,      0 },
519 {"clz",                 "t,s",          0x00005b3c, 0xfc00ffff, WR_1|RD_2,              0,              I1,             0,      0 },
520 {"cop2",                "C",            0x00000002, 0xfc000007, CP,                     0,              I1,             0,      0 },
521 {"ctc1",                "t,G",          0x5400183b, 0xfc00ffff, RD_1|WR_CC|FP_S,        0,              I1,             0,      0 },
522 {"ctc1",                "t,S",          0x5400183b, 0xfc00ffff, RD_1|WR_CC|FP_S,        0,              I1,             0,      0 },
523 {"ctc2",                "t,G",          0x0000dd3c, 0xfc00ffff, RD_1|WR_C2|WR_CC,       0,              I1,             0,      0 },
524 {"cvt.d.l",             "T,S",          0x5400537b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
525 {"cvt.d.s",             "T,S",          0x5400137b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
526 {"cvt.d.w",             "T,S",          0x5400337b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
527 {"cvt.l.d",             "T,S",          0x5400413b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
528 {"cvt.l.s",             "T,S",          0x5400013b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
529 {"cvt.s.l",             "T,S",          0x54005b7b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
530 {"cvt.s.d",             "T,S",          0x54001b7b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
531 {"cvt.s.w",             "T,S",          0x54003b7b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
532 {"cvt.s.pl",            "T,S",          0x5400213b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
533 {"cvt.s.pu",            "T,S",          0x5400293b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
534 {"cvt.w.d",             "T,S",          0x5400493b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
535 {"cvt.w.s",             "T,S",          0x5400093b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
536 {"cvt.ps.s",            "D,V,T",        0x54000180, 0xfc0007ff, WR_1|RD_2|RD_3|FP_S|FP_D, 0,            I1,             0,      0 },
537 {"dabs",                "d,v",          0,    (int) M_DABS,     INSN_MACRO,             0,              I3,             0,      0 },
538 {"dadd",                "d,v,t",        0x58000110, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 },
539 {"dadd",                "t,r,I",        0,    (int) M_DADD_I,   INSN_MACRO,             0,              I3,             0,      0 },
540 {"daddi",               "t,r,.",        0x5800001c, 0xfc00003f, WR_1|RD_2,              0,              I3,             0,      0 },
541 {"daddi",               "t,r,I",        0,    (int) M_DADD_I,   INSN_MACRO,             0,              I3,             0,      0 },
542 {"daddiu",              "t,r,j",        0x5c000000, 0xfc000000, WR_1|RD_2,              0,              I3,             0,      0 },
543 {"daddu",               "d,v,t",        0x58000150, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 },
544 {"daddu",               "t,r,I",        0,    (int) M_DADDU_I,  INSN_MACRO,             0,              I3,             0,      0 },
545 {"dclo",                "t,s",          0x58004b3c, 0xfc00ffff, WR_1|RD_2,              0,              I3,             0,      0 },
546 {"dclz",                "t,s",          0x58005b3c, 0xfc00ffff, WR_1|RD_2,              0,              I3,             0,      0 },
547 {"deret",               "",             0x0000e37c, 0xffffffff, NODS,                   0,              I1,             0,      0 },
548 {"dext",                "t,r,I,+I",     0,    (int) M_DEXT,     INSN_MACRO,             0,              I3,             0,      0 },
549 {"dext",                "t,r,+A,+C",    0x5800002c, 0xfc00003f, WR_1|RD_2,              0,              I3,             0,      0 },
550 {"dextm",               "t,r,+A,+G",    0x58000024, 0xfc00003f, WR_1|RD_2,              0,              I3,             0,      0 },
551 {"dextu",               "t,r,+E,+H",    0x58000014, 0xfc00003f, WR_1|RD_2,              0,              I3,             0,      0 },
552 /* For ddiv, see the comments about div.  */
553 {"ddiv",                "z,s,t",        0x5800ab3c, 0xfc00ffff, RD_2|RD_3|WR_HILO,      0,              I3,             0,      0 },
554 {"ddiv",                "z,t",          0x5800ab3c, 0xfc1fffff, RD_2|WR_HILO,           0,              I3,             0,      0 },
555 {"ddiv",                "d,v,t",        0,    (int) M_DDIV_3,   INSN_MACRO,             0,              I3,             0,      0 },
556 {"ddiv",                "d,v,I",        0,    (int) M_DDIV_3I,  INSN_MACRO,             0,              I3,             0,      0 },
557 /* For ddivu, see the comments about div.  */
558 {"ddivu",               "z,s,t",        0x5800bb3c, 0xfc00ffff, RD_2|RD_3|WR_HILO,      0,              I3,             0,      0 },
559 {"ddivu",               "z,t",          0x5800bb3c, 0xfc1fffff, RD_2|WR_HILO,           0,              I3,             0,      0 },
560 {"ddivu",               "d,v,t",        0,    (int) M_DDIVU_3,  INSN_MACRO,             0,              I3,             0,      0 },
561 {"ddivu",               "d,v,I",        0,    (int) M_DDIVU_3I, INSN_MACRO,             0,              I3,             0,      0 },
562 {"di",                  "",             0x0000477c, 0xffffffff, RD_C0,                  0,              I1,             0,      0 },
563 {"di",                  "s",            0x0000477c, 0xffe0ffff, WR_1|RD_C0,             0,              I1,             0,      0 },
564 {"dins",                "t,r,I,+I",     0,    (int) M_DINS,     INSN_MACRO,             0,              I3,             0,      0 },
565 {"dins",                "t,r,+A,+B",    0x5800000c, 0xfc00003f, WR_1|RD_2,              0,              I3,             0,      0 },
566 {"dinsm",               "t,r,+A,+F",    0x58000004, 0xfc00003f, WR_1|RD_2,              0,              I3,             0,      0 },
567 {"dinsu",               "t,r,+E,+F",    0x58000034, 0xfc00003f, WR_1|RD_2,              0,              I3,             0,      0 },
568 /* The MIPS assembler treats the div opcode with two operands as
569    though the first operand appeared twice (the first operand is both
570    a source and a destination).  To get the div machine instruction,
571    you must use an explicit destination of $0.  */
572 {"div",                 "z,s,t",        0x0000ab3c, 0xfc00ffff, RD_2|RD_3|WR_HILO,      0,              I1,             0,      0 },
573 {"div",                 "z,t",          0x0000ab3c, 0xfc1fffff, RD_2|WR_HILO,           0,              I1,             0,      0 },
574 {"div",                 "d,v,t",        0,    (int) M_DIV_3,    INSN_MACRO,             0,              I1,             0,      0 },
575 {"div",                 "d,v,I",        0,    (int) M_DIV_3I,   INSN_MACRO,             0,              I1,             0,      0 },
576 {"div.d",               "D,V,T",        0x540001f0, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
577 {"div.s",               "D,V,T",        0x540000f0, 0xfc0007ff, WR_1|RD_2|RD_3|FP_S,    0,              I1,             0,      0 },
578 /* For divu, see the comments about div.  */
579 {"divu",                "z,s,t",        0x0000bb3c, 0xfc00ffff, RD_2|RD_3|WR_HILO,      0,              I1,             0,      0 },
580 {"divu",                "z,t",          0x0000bb3c, 0xfc1fffff, RD_2|WR_HILO,           0,              I1,             0,      0 },
581 {"divu",                "d,v,t",        0,    (int) M_DIVU_3,   INSN_MACRO,             0,              I1,             0,      0 },
582 {"divu",                "d,v,I",        0,    (int) M_DIVU_3I,  INSN_MACRO,             0,              I1,             0,      0 },
583 {"dla",                 "t,A(b)",       0,    (int) M_DLA_AB,   INSN_MACRO,             0,              I3,             0,      0 },
584 {"dlca",                "t,A(b)",       0,    (int) M_DLCA_AB,  INSN_MACRO,             0,              I3,             0,      0 },
585 {"dli",                 "t,j",          0x30000000, 0xfc1f0000, WR_1,                   0,              I3,             0,      0 }, /* addiu */
586 {"dli",                 "t,i",          0x50000000, 0xfc1f0000, WR_1,                   0,              I3,             0,      0 }, /* ori */
587 {"dli",                 "t,I",          0,    (int) M_DLI,      INSN_MACRO,             0,              I3,             0,      0 },
588 {"dmfc0",               "t,G",          0x580000fc, 0xfc00ffff, WR_1|RD_C0,             0,              I3,             0,      0 },
589 {"dmfc0",               "t,G,H",        0x580000fc, 0xfc00c7ff, WR_1|RD_C0,             0,              I3,             0,      0 },
590 {"dmfgc0",              "t,G",          0x580000e7, 0xfc00ffff, WR_1|RD_C0,             0,              0,              IVIRT64, 0 },
591 {"dmfgc0",              "t,G,H",        0x580000e7, 0xfc00c7ff, WR_1|RD_C0,             0,              0,              IVIRT64, 0 },
592 {"dmtc0",               "t,G",          0x580002fc, 0xfc00ffff, RD_1|WR_C0|WR_CC,       0,              I3,             0,      0 },
593 {"dmtc0",               "t,G,H",        0x580002fc, 0xfc00c7ff, RD_1|WR_C0|WR_CC,       0,              I3,             0,      0 },
594 {"dmtgc0",              "t,G",          0x580002e7, 0xfc00ffff, RD_1|WR_C0|WR_CC,       0,              0,              IVIRT64, 0 },
595 {"dmtgc0",              "t,G,H",        0x580002e7, 0xfc00c7ff, RD_1|WR_C0|WR_CC,       0,              0,              IVIRT64, 0 },
596 {"dmfc1",               "t,S",          0x5400243b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I3,             0,      0 },
597 {"dmfc1",               "t,G",          0x5400243b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I3,             0,      0 },
598 {"dmtc1",               "t,G",          0x54002c3b, 0xfc00ffff, RD_1|WR_2|FP_S,         0,              I3,             0,      0 },
599 {"dmtc1",               "t,S",          0x54002c3b, 0xfc00ffff, RD_1|WR_2|FP_S,         0,              I3,             0,      0 },
600 {"dmfc2",               "t,G",          0x00006d3c, 0xfc00ffff, WR_1|RD_C2,             0,              I3,             0,      0 },
601 /*{"dmfc2",             "t,G,H",        0x58000283, 0xfc001fff, WR_1|RD_C2,             0,              I3,             0,      0 },*/
602 {"dmtc2",               "t,G",          0x00007d3c, 0xfc00ffff, RD_1|WR_C2|WR_CC,       0,              I3,             0,      0 },
603 /*{"dmtc2",             "t,G,H",        0x58000683, 0xfc001fff, RD_1|WR_C2|WR_CC,       0,              I3,             0,      0 },*/
604 {"dmul",                "d,v,t",        0,    (int) M_DMUL,     INSN_MACRO,             0,              I3,             0,      0 },
605 {"dmul",                "d,v,I",        0,    (int) M_DMUL_I,   INSN_MACRO,             0,              I3,             0,      0 },
606 {"dmulo",               "d,v,t",        0,    (int) M_DMULO,    INSN_MACRO,             0,              I3,             0,      0 },
607 {"dmulo",               "d,v,I",        0,    (int) M_DMULO_I,  INSN_MACRO,             0,              I3,             0,      0 },
608 {"dmulou",              "d,v,t",        0,    (int) M_DMULOU,   INSN_MACRO,             0,              I3,             0,      0 },
609 {"dmulou",              "d,v,I",        0,    (int) M_DMULOU_I, INSN_MACRO,             0,              I3,             0,      0 },
610 {"dmult",               "s,t",          0x58008b3c, 0xfc00ffff, RD_1|RD_2|WR_HILO,      0,              I3,             0,      0 },
611 {"dmultu",              "s,t",          0x58009b3c, 0xfc00ffff, RD_1|RD_2|WR_HILO,      0,              I3,             0,      0 },
612 {"dneg",                "d,w",          0x58000190, 0xfc1f07ff, WR_1|RD_2,              0,              I3,             0,      0 }, /* dsub 0 */
613 {"dnegu",               "d,w",          0x580001d0, 0xfc1f07ff, WR_1|RD_2,              0,              I3,             0,      0 }, /* dsubu 0 */
614 {"drem",                "z,s,t",        0x5800ab3c, 0xfc00ffff, RD_2|RD_3|WR_HILO,      0,              I3,             0,      0 },
615 {"drem",                "d,v,t",        0,    (int) M_DREM_3,   INSN_MACRO,             0,              I3,             0,      0 },
616 {"drem",                "d,v,I",        0,    (int) M_DREM_3I,  INSN_MACRO,             0,              I3,             0,      0 },
617 {"dremu",               "z,s,t",        0x5800bb3c, 0xfc00ffff, RD_2|RD_3|WR_HILO,      0,              I3,             0,      0 },
618 {"dremu",               "d,v,t",        0,    (int) M_DREMU_3,  INSN_MACRO,             0,              I3,             0,      0 },
619 {"dremu",               "d,v,I",        0,    (int) M_DREMU_3I, INSN_MACRO,             0,              I3,             0,      0 },
620 {"drol",                "d,v,t",        0,    (int) M_DROL,     INSN_MACRO,             0,              I3,             0,      0 },
621 {"drol",                "d,v,I",        0,    (int) M_DROL_I,   INSN_MACRO,             0,              I3,             0,      0 },
622 {"dror",                "d,v,t",        0,    (int) M_DROR,     INSN_MACRO,             0,              I3,             0,      0 },
623 {"dror",                "d,v,I",        0,    (int) M_DROR_I,   INSN_MACRO,             0,              I3,             0,      0 },
624 {"dror",                "t,r,<",        0x580000c0, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 },
625 {"drorv",               "d,t,s",        0x580000d0, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 },
626 {"dror32",              "t,r,<",        0x580000c8, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 },
627 {"drotl",               "d,v,t",        0,    (int) M_DROL,     INSN_MACRO,             0,              I3,             0,      0 },
628 {"drotl",               "d,v,I",        0,    (int) M_DROL_I,   INSN_MACRO,             0,              I3,             0,      0 },
629 {"drotr",               "d,v,t",        0,    (int) M_DROR,     INSN_MACRO,             0,              I3,             0,      0 },
630 {"drotr",               "d,v,I",        0,    (int) M_DROR_I,   INSN_MACRO,             0,              I3,             0,      0 },
631 {"drotrv",              "d,t,s",        0x580000d0, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 },
632 {"drotr32",             "t,r,<",        0x580000c8, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 },
633 {"dsbh",                "t,r",          0x58007b3c, 0xfc00ffff, WR_1|RD_2,              0,              I3,             0,      0 },
634 {"dshd",                "t,r",          0x5800fb3c, 0xfc00ffff, WR_1|RD_2,              0,              I3,             0,      0 },
635 {"dsllv",               "d,t,s",        0x58000010, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 },
636 {"dsll32",              "t,r,<",        0x58000008, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 },
637 {"dsll",                "d,t,s",        0x58000010, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 }, /* dsllv */
638 {"dsll",                "t,r,>",        0x58000008, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 }, /* dsll32 */
639 {"dsll",                "t,r,<",        0x58000000, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 },
640 {"dsrav",               "d,t,s",        0x58000090, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 },
641 {"dsra32",              "t,r,<",        0x58000088, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 },
642 {"dsra",                "d,t,s",        0x58000090, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 }, /* dsrav */
643 {"dsra",                "t,r,>",        0x58000088, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 }, /* dsra32 */
644 {"dsra",                "t,r,<",        0x58000080, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 },
645 {"dsrlv",               "d,t,s",        0x58000050, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 },
646 {"dsrl32",              "t,r,<",        0x58000048, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 },
647 {"dsrl",                "d,t,s",        0x58000050, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 }, /* dsrlv */
648 {"dsrl",                "t,r,>",        0x58000048, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 }, /* dsrl32 */
649 {"dsrl",                "t,r,<",        0x58000040, 0xfc0007ff, WR_1|RD_2,              0,              I3,             0,      0 },
650 {"dsub",                "d,v,t",        0x58000190, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 },
651 {"dsub",                "d,v,I",        0,    (int) M_DSUB_I,   INSN_MACRO,             0,              I3,             0,      0 },
652 {"dsubu",               "d,v,t",        0x580001d0, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I3,             0,      0 },
653 {"dsubu",               "d,v,I",        0,    (int) M_DSUBU_I,  INSN_MACRO,             0,              I3,             0,      0 },
654 {"ei",                  "",             0x0000577c, 0xffffffff, WR_C0,                  0,              I1,             0,      0 },
655 {"ei",                  "s",            0x0000577c, 0xffe0ffff, WR_1|WR_C0,             0,              I1,             0,      0 },
656 {"eret",                "",             0x0000f37c, 0xffffffff, NODS,                   0,              I1,             0,      0 },
657 {"ext",                 "t,r,+A,+C",    0x0000002c, 0xfc00003f, WR_1|RD_2,              0,              I1,             0,      0 },
658 {"floor.l.d",           "T,V",          0x5400433b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
659 {"floor.l.s",           "T,V",          0x5400033b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
660 {"floor.w.d",           "T,V",          0x54004b3b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
661 {"floor.w.s",           "T,V",          0x54000b3b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
662 {"hypcall",             "",             0x0000c37c, 0xffffffff, TRAP,                   0,              0,              IVIRT,  0 },
663 {"hypcall",             "B",            0x0000c37c, 0xfc00ffff, TRAP,                   0,              0,              IVIRT,  0 },
664 {"ins",                 "t,r,+A,+B",    0x0000000c, 0xfc00003f, WR_1|RD_2,              0,              I1,             0,      0 },
665 {"iret",                "",             0x0000d37c, 0xffffffff, NODS,                   0,              0,              MC,     0 },
666 {"jr",                  "mj",               0x4580,     0xffe0, RD_1|UBD,               0,              I1,             0,      0 },
667 {"jr",                  "s",            0x00000f3c, 0xffe0ffff, RD_1|UBD,               BD32,           I1,             0,      0 }, /* jalr */
668 {"jrs",                 "s",            0x00004f3c, 0xffe0ffff, RD_1|UBD,               BD16,           I1,             0,      0 }, /* jalrs */
669 {"jraddiusp",           "mP",               0x4700,     0xffe0, NODS,                   WR_sp|RD_31|RD_sp|UBR, I1,      0,      0 },
670 /* This macro is after the real instruction so that it only matches with
671    -minsn32.  */
672 {"jraddiusp",           "mP",           0,   (int) M_JRADDIUSP, INSN_MACRO,             0,              I1,             0,      0 },
673 {"jrc",                 "mj",               0x45a0,     0xffe0, RD_1|NODS,              UBR,            I1,             0,      0 },
674 /* This macro is after the real instruction so that it only matches with
675    -minsn32.  */
676 {"jrc",                 "s",            0,    (int) M_JRC,      INSN_MACRO,             0,              I1,             0,      0 },
677 {"jr.hb",               "s",            0x00001f3c, 0xffe0ffff, RD_1|UBD,               BD32,           I1,             0,      0 }, /* jalr.hb */
678 {"jrs.hb",              "s",            0x00005f3c, 0xffe0ffff, RD_1|UBD,               BD16,           I1,             0,      0 }, /* jalrs.hb */
679 {"j",                   "mj",               0x4580,     0xffe0, RD_1|UBD,               0,              I1,             0,      0 }, /* jr */
680 {"j",                   "s",            0x00000f3c, 0xffe0ffff, RD_1|UBD,               BD32,           I1,             0,      0 }, /* jr */
681 /* SVR4 PIC code requires special handling for j, so it must be a
682    macro.  */
683 {"j",                   "a",            0,    (int) M_J_A,      INSN_MACRO,             0,              I1,             0,      0 },
684 /* This form of j is used by the disassembler and internally by the
685    assembler, but will never match user input (because the line above
686    will match first).  */
687 {"j",                   "a",            0xd4000000, 0xfc000000, UBD,                    0,              I1,             0,      0 },
688 {"jalr",                "mj",               0x45c0,     0xffe0, RD_1|WR_31|UBD,         BD32,           I1,             0,      0 },
689 {"jalr",                "my,mj",            0x45c0,     0xffe0, RD_2|WR_31|UBD,         BD32,           I1,             0,      0 },
690 {"jalr",                "s",            0x03e00f3c, 0xffe0ffff, RD_1|WR_31|UBD,         BD32,           I1,             0,      0 },
691 {"jalr",                "t,s",          0x00000f3c, 0xfc00ffff, WR_1|RD_2|UBD,          BD32,           I1,             0,      0 },
692 {"jalr.hb",             "s",            0x03e01f3c, 0xffe0ffff, RD_1|WR_31|UBD,         BD32,           I1,             0,      0 },
693 {"jalr.hb",             "t,s",          0x00001f3c, 0xfc00ffff, WR_1|RD_2|UBD,          BD32,           I1,             0,      0 },
694 {"jalrs",               "mj",               0x45e0,     0xffe0, RD_1|WR_31|UBD,         BD16,           I1,             0,      0 },
695 {"jalrs",               "my,mj",            0x45e0,     0xffe0, RD_2|WR_31|UBD,         BD16,           I1,             0,      0 },
696 {"jalrs",               "s",            0x03e04f3c, 0xffe0ffff, RD_1|WR_31|UBD,         BD16,           I1,             0,      0 },
697 {"jalrs",               "t,s",          0x00004f3c, 0xfc00ffff, WR_1|RD_2|UBD,          BD16,           I1,             0,      0 },
698 {"jalrs.hb",            "s",            0x03e05f3c, 0xffe0ffff, RD_1|WR_31|UBD,         BD16,           I1,             0,      0 },
699 {"jalrs.hb",            "t,s",          0x00005f3c, 0xfc00ffff, WR_1|RD_2|UBD,          BD16,           I1,             0,      0 },
700 /* SVR4 PIC code requires special handling for jal, so it must be a
701    macro.  */
702 {"jal",                 "d,s",          0,    (int) M_JAL_2,    INSN_MACRO,             0,              I1,             0,      0 },
703 {"jal",                 "s",            0,    (int) M_JAL_1,    INSN_MACRO,             0,              I1,             0,      0 },
704 {"jal",                 "a",            0,    (int) M_JAL_A,    INSN_MACRO,             0,              I1,             0,      0 },
705 /* This form of jal is used by the disassembler and internally by the
706    assembler, but will never match user input (because the line above
707    will match first).  */
708 {"jal",                 "a",            0xf4000000, 0xfc000000, WR_31|UBD,              BD32,           I1,             0,      0 },
709 {"jals",                "d,s",          0,    (int) M_JALS_2,   INSN_MACRO,             0,              I1,             0,      0 },
710 {"jals",                "s",            0,    (int) M_JALS_1,   INSN_MACRO,             0,              I1,             0,      0 },
711 {"jals",                "a",            0,    (int) M_JALS_A,   INSN_MACRO,             0,              I1,             0,      0 },
712 {"jals",                "a",            0x74000000, 0xfc000000, WR_31|UBD,              BD16,           I1,             0,      0 },
713 {"jalx",                "+i",           0xf0000000, 0xfc000000, WR_31|UBD,              BD32,           I1,             0,      0 },
714 {"la",                  "t,A(b)",       0,    (int) M_LA_AB,    INSN_MACRO,             0,              I1,             0,      0 },
715 {"lb",                  "t,o(b)",       0x1c000000, 0xfc000000, WR_1|RD_3,              0,              I1,             0,      0 },
716 {"lb",                  "t,A(b)",       0,    (int) M_LB_AB,    INSN_MACRO,             0,              I1,             0,      0 },
717 {"lbu",                 "md,mG(ml)",        0x0800,     0xfc00, WR_1|RD_3,              0,              I1,             0,      0 },
718 {"lbu",                 "t,o(b)",       0x14000000, 0xfc000000, WR_1|RD_3,              0,              I1,             0,      0 },
719 {"lbu",                 "t,A(b)",       0,    (int) M_LBU_AB,   INSN_MACRO,             0,              I1,             0,      0 },
720 {"lca",                 "t,A(b)",       0,    (int) M_LCA_AB,   INSN_MACRO,             0,              I1,             0,      0 },
721 /* The macro has to be first to handle o32 correctly.  */
722 {"ld",                  "t,A(b)",       0,    (int) M_LD_AB,    INSN_MACRO,             0,              I1,             0,      0 },
723 {"ld",                  "t,o(b)",       0xdc000000, 0xfc000000, WR_1|RD_3,              0,              I3,             0,      0 },
724 {"ldc1",                "T,o(b)",       0xbc000000, 0xfc000000, WR_1|RD_3|FP_D,         0,              I1,             0,      0 },
725 {"ldc1",                "E,o(b)",       0xbc000000, 0xfc000000, WR_1|RD_3|FP_D,         0,              I1,             0,      0 },
726 {"ldc1",                "T,A(b)",       0,    (int) M_LDC1_AB,  INSN_MACRO,             INSN2_M_FP_D,   I1,             0,      0 },
727 {"ldc1",                "E,A(b)",       0,    (int) M_LDC1_AB,  INSN_MACRO,             INSN2_M_FP_D,   I1,             0,      0 },
728 {"ldc2",                "E,~(b)",       0x20002000, 0xfc00f000, RD_3|WR_CC,             0,              I1,             0,      0 },
729 {"ldc2",                "E,A(b)",       0,    (int) M_LDC2_AB,  INSN_MACRO,             0,              I1,             0,      0 },
730 {"l.d",                 "T,o(b)",       0xbc000000, 0xfc000000, WR_1|RD_3|FP_D,         0,              I1,             0,      0 }, /* ldc1 */
731 {"l.d",                 "T,A(b)",       0,    (int) M_LDC1_AB,  INSN_MACRO,             INSN2_M_FP_D,   I1,             0,      0 },
732 {"ldl",                 "t,~(b)",       0x60004000, 0xfc00f000, WR_1|RD_3,              0,              I3,             0,      0 },
733 {"ldl",                 "t,A(b)",       0,    (int) M_LDL_AB,   INSN_MACRO,             0,              I3,             0,      0 },
734 {"ldm",                 "n,~(b)",       0x20007000, 0xfc00f000, RD_3,                   0,              I3,             0,      0 },
735 {"ldm",                 "n,A(b)",       0,    (int) M_LDM_AB,   INSN_MACRO,             0,              I3,             0,      0 },
736 {"ldp",                 "t,~(b)",       0x20004000, 0xfc00f000, WR_1|RD_3,              0,              I3,             0,      0 },
737 {"ldp",                 "t,A(b)",       0,    (int) M_LDP_AB,   INSN_MACRO,             0,              I3,             0,      0 },
738 {"ldr",                 "t,~(b)",       0x60005000, 0xfc00f000, WR_1|RD_3,              0,              I3,             0,      0 },
739 {"ldr",                 "t,A(b)",       0,    (int) M_LDR_AB,   INSN_MACRO,             0,              I3,             0,      0 },
740 {"ldxc1",               "D,t(b)",       0x540000c8, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
741 {"lh",                  "t,o(b)",       0x3c000000, 0xfc000000, WR_1|RD_3,              0,              I1,             0,      0 },
742 {"lh",                  "t,A(b)",       0,    (int) M_LH_AB,    INSN_MACRO,             0,              I1,             0,      0 },
743 {"lhu",                 "md,mH(ml)",        0x2800,     0xfc00, WR_1|RD_3,              0,              I1,             0,      0 },
744 {"lhu",                 "t,o(b)",       0x34000000, 0xfc000000, WR_1|RD_3,              0,              I1,             0,      0 },
745 {"lhu",                 "t,A(b)",       0,    (int) M_LHU_AB,   INSN_MACRO,             0,              I1,             0,      0 },
746 /* li is at the start of the table.  */
747 {"li.d",                "t,F",          0,    (int) M_LI_D,     INSN_MACRO,             INSN2_M_FP_D,   I1,             0,      0 },
748 {"li.d",                "T,L",          0,    (int) M_LI_DD,    INSN_MACRO,             INSN2_M_FP_D,   I1,             0,      0 },
749 {"li.s",                "t,f",          0,    (int) M_LI_S,     INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
750 {"li.s",                "T,l",          0,    (int) M_LI_SS,    INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
751 {"ll",                  "t,~(b)",       0x60003000, 0xfc00f000, WR_1|RD_3,              0,              I1,             0,      0 },
752 {"ll",                  "t,A(b)",       0,    (int) M_LL_AB,    INSN_MACRO,             0,              I1,             0,      0 },
753 {"lld",                 "t,~(b)",       0x60007000, 0xfc00f000, WR_1|RD_3,              0,              I3,             0,      0 },
754 {"lld",                 "t,A(b)",       0,    (int) M_LLD_AB,   INSN_MACRO,             0,              I3,             0,      0 },
755 {"lui",                 "s,u",          0x41a00000, 0xffe00000, WR_1,                   0,              I1,             0,      0 },
756 {"luxc1",               "D,t(b)",       0x54000148, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
757 {"lw",                  "md,mJ(ml)",        0x6800,     0xfc00, WR_1|RD_3,              0,              I1,             0,      0 },
758 {"lw",                  "mp,mU(ms)",        0x4800,     0xfc00, WR_1|RD_3,              0,              I1,             0,      0 }, /* lwsp */
759 {"lw",                  "md,mA(ma)",        0x6400,     0xfc00, WR_1|RD_3,              0,              I1,             0,      0 }, /* lwgp */
760 {"lw",                  "t,o(b)",       0xfc000000, 0xfc000000, WR_1|RD_3,              0,              I1,             0,      0 },
761 {"lw",                  "t,A(b)",       0,    (int) M_LW_AB,    INSN_MACRO,             0,              I1,             0,      0 },
762 {"lwc1",                "T,o(b)",       0x9c000000, 0xfc000000, WR_1|RD_3|FP_S,         0,              I1,             0,      0 },
763 {"lwc1",                "E,o(b)",       0x9c000000, 0xfc000000, WR_1|RD_3|FP_S,         0,              I1,             0,      0 },
764 {"lwc1",                "T,A(b)",       0,    (int) M_LWC1_AB,  INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
765 {"lwc1",                "E,A(b)",       0,    (int) M_LWC1_AB,  INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
766 {"lwc2",                "E,~(b)",       0x20000000, 0xfc00f000, RD_3|WR_CC,             0,              I1,             0,      0 },
767 {"lwc2",                "E,A(b)",       0,    (int) M_LWC2_AB,  INSN_MACRO,             0,              I1,             0,      0 },
768 {"l.s",                 "T,o(b)",       0x9c000000, 0xfc000000, WR_1|RD_3|FP_S,         0,              I1,             0,      0 }, /* lwc1 */
769 {"l.s",                 "T,A(b)",       0,    (int) M_LWC1_AB,  INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
770 {"lwl",                 "t,~(b)",       0x60000000, 0xfc00f000, WR_1|RD_3,              0,              I1,             0,      0 },
771 {"lwl",                 "t,A(b)",       0,    (int) M_LWL_AB,   INSN_MACRO,             0,              I1,             0,      0 },
772 {"lcache",              "t,~(b)",       0x60000000, 0xfc00f000, WR_1|RD_3,              0,              I1,             0,      0 }, /* same */
773 {"lcache",              "t,A(b)",       0,    (int) M_LWL_AB,   INSN_MACRO,             0,              I1,             0,      0 },
774 {"lwm",                 "mN,mJ(ms)",        0x4500,     0xffc0, RD_3|NODS,              0,              I1,             0,      0 },
775 {"lwm",                 "n,~(b)",       0x20005000, 0xfc00f000, RD_3|NODS,              0,              I1,             0,      0 },
776 {"lwm",                 "n,A(b)",       0,    (int) M_LWM_AB,   INSN_MACRO,             0,              I1,             0,      0 },
777 {"lwp",                 "t,~(b)",       0x20001000, 0xfc00f000, WR_1|RD_3|NODS,         0,              I1,             0,      0 },
778 {"lwp",                 "t,A(b)",       0,    (int) M_LWP_AB,   INSN_MACRO,             0,              I1,             0,      0 },
779 {"lwr",                 "t,~(b)",       0x60001000, 0xfc00f000, WR_1|RD_3,              0,              I1,             0,      0 },
780 {"lwr",                 "t,A(b)",       0,    (int) M_LWR_AB,   INSN_MACRO,             0,              I1,             0,      0 },
781 {"lwu",                 "t,~(b)",       0x6000e000, 0xfc00f000, WR_1|RD_3,              0,              I3,             0,      0 },
782 {"lwu",                 "t,A(b)",       0,    (int) M_LWU_AB,   INSN_MACRO,             0,              I3,             0,      0 },
783 {"lwxc1",               "D,t(b)",       0x54000048, 0xfc0007ff, WR_1|RD_2|RD_3|FP_S,    0,              I1,             0,      0 },
784 {"flush",               "t,~(b)",       0x60001000, 0xfc00f000, WR_1|RD_3,              0,              I1,             0,      0 }, /* same */
785 {"flush",               "t,A(b)",       0,    (int) M_LWR_AB,   INSN_MACRO,             0,              I1,             0,      0 },
786 {"lwxs",                "d,t(b)",       0x00000118, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
787 {"madd",                "s,t",          0x0000cb3c, 0xfc00ffff, RD_1|RD_2|MOD_HILO,     0,              I1,             0,      0 },
788 {"madd",                "7,s,t",        0x00000abc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
789 {"madd.d",              "D,R,S,T",      0x54000009, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_D, 0,            I1,             0,      0 },
790 {"madd.s",              "D,R,S,T",      0x54000001, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_S, 0,            I1,             0,      0 },
791 {"madd.ps",             "D,R,S,T",      0x54000011, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_D, 0,            I1,             0,      0 },
792 {"maddu",               "s,t",          0x0000db3c, 0xfc00ffff, RD_1|RD_2|MOD_HILO,     0,              I1,             0,      0 },
793 {"maddu",               "7,s,t",        0x00001abc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
794 {"mfc0",                "t,G",          0x000000fc, 0xfc00ffff, WR_1|RD_C0,             0,              I1,             0,      0 },
795 {"mfc0",                "t,G,H",        0x000000fc, 0xfc00c7ff, WR_1|RD_C0,             0,              I1,             0,      0 },
796 {"mfc1",                "t,S",          0x5400203b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
797 {"mfc1",                "t,G",          0x5400203b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
798 {"mfc2",                "t,G",          0x00004d3c, 0xfc00ffff, WR_1|RD_C2,             0,              I1,             0,      0 },
799 {"mfgc0",               "t,G",          0x000004fc, 0xfc00ffff, WR_1|RD_C0,             0,              0,              IVIRT,  0 },
800 {"mfgc0",               "t,G,H",        0x000004fc, 0xfc00c7ff, WR_1|RD_C0,             0,              0,              IVIRT,  0 },
801 {"mfhc1",               "t,S",          0x5400303b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
802 {"mfhc1",               "t,G",          0x5400303b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
803 {"mfhc2",               "t,G",          0x00008d3c, 0xfc00ffff, WR_1|RD_C2,             0,              I1,             0,      0 },
804 {"mfhi",                "mj",               0x4600,     0xffe0, WR_1|RD_HI,             0,              I1,             0,      0 },
805 {"mfhi",                "s",            0x00000d7c, 0xffe0ffff, WR_1|RD_HI,             0,              I1,             0,      0 },
806 {"mfhi",                "s,7",          0x0000007c, 0xffe03fff, WR_1|RD_HI,             0,              0,              D32,    0 },
807 {"mflo",                "mj",               0x4640,     0xffe0, WR_1|RD_LO,             0,              I1,             0,      0 },
808 {"mflo",                "s",            0x00001d7c, 0xffe0ffff, WR_1|RD_LO,             0,              I1,             0,      0 },
809 {"mflo",                "s,7",          0x0000107c, 0xffe03fff, WR_1|RD_LO,             0,              0,              D32,    0 },
810 {"mov.d",               "T,S",          0x5400207b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
811 {"mov.s",               "T,S",          0x5400007b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
812 {"mov.ps",              "T,S",          0x5400407b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
813 {"movep",               "mh,mm,mn",     0x8400,     0xfc01,     WR_1|RD_2|RD_3|NODS,    0,              I1,             0,      0 },
814 /* This macro is after the real instruction so that it only matches with
815    -minsn32.  */
816 {"movep",               "mh,mm,mn",     0,    (int) M_MOVEP,    INSN_MACRO,             0,              I1,             0,      0 },
817 {"movf",                "t,s,M",        0x5400017b, 0xfc001fff, WR_1|RD_2|RD_CC|FP_S|FP_D, 0,           I1,             0,      0 },
818 {"movf.d",              "T,S,M",        0x54000220, 0xfc001fff, WR_1|RD_2|RD_CC|FP_D,   0,              I1,             0,      0 },
819 {"movf.s",              "T,S,M",        0x54000020, 0xfc001fff, WR_1|RD_2|RD_CC|FP_S,   0,              I1,             0,      0 },
820 {"movf.ps",             "T,S,M",        0x54000420, 0xfc001fff, WR_1|RD_2|RD_CC|FP_D,   0,              I1,             0,      0 },
821 {"movn",                "d,v,t",        0x00000018, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
822 {"movn.d",              "D,S,t",        0x54000138, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
823 {"movn.s",              "D,S,t",        0x54000038, 0xfc0007ff, WR_1|RD_2|RD_3|FP_S,    0,              I1,             0,      0 },
824 {"movn.ps",             "D,S,t",        0x54000238, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
825 {"movt",                "t,s,M",        0x5400097b, 0xfc001fff, WR_1|RD_2|RD_CC|FP_S|FP_D, 0,           I1,             0,      0 },
826 {"movt.d",              "T,S,M",        0x54000260, 0xfc001fff, WR_1|RD_2|RD_CC|FP_D,   0,              I1,             0,      0 },
827 {"movt.s",              "T,S,M",        0x54000060, 0xfc001fff, WR_1|RD_2|RD_CC|FP_S,   0,              I1,             0,      0 },
828 {"movt.ps",             "T,S,M",        0x54000460, 0xfc001fff, WR_1|RD_2|RD_CC|FP_D,   0,              I1,             0,      0 },
829 {"movz",                "d,v,t",        0x00000058, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
830 {"movz.d",              "D,S,t",        0x54000178, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
831 {"movz.s",              "D,S,t",        0x54000078, 0xfc0007ff, WR_1|RD_2|RD_3|FP_S,    0,              I1,             0,      0 },
832 {"movz.ps",             "D,S,t",        0x54000278, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
833 {"msub",                "s,t",          0x0000eb3c, 0xfc00ffff, RD_1|RD_2|MOD_HILO,     0,              I1,             0,      0 },
834 {"msub",                "7,s,t",        0x00002abc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
835 {"msub.d",              "D,R,S,T",      0x54000029, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_D, 0,            I1,             0,      0 },
836 {"msub.s",              "D,R,S,T",      0x54000021, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_S, 0,            I1,             0,      0 },
837 {"msub.ps",             "D,R,S,T",      0x54000031, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_D, 0,            I1,             0,      0 },
838 {"msubu",               "s,t",          0x0000fb3c, 0xfc00ffff, RD_1|RD_2|MOD_HILO,     0,              I1,             0,      0 },
839 {"msubu",               "7,s,t",        0x00003abc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
840 {"mtc0",                "t,G",          0x000002fc, 0xfc00ffff, RD_1|WR_C0|WR_CC,       0,              I1,             0,      0 },
841 {"mtc0",                "t,G,H",        0x000002fc, 0xfc00c7ff, RD_1|WR_C0|WR_CC,       0,              I1,             0,      0 },
842 {"mtc1",                "t,S",          0x5400283b, 0xfc00ffff, RD_1|WR_2|FP_S,         0,              I1,             0,      0 },
843 {"mtc1",                "t,G",          0x5400283b, 0xfc00ffff, RD_1|WR_2|FP_S,         0,              I1,             0,      0 },
844 {"mtc2",                "t,G",          0x00005d3c, 0xfc00ffff, RD_1|WR_C2|WR_CC,       0,              I1,             0,      0 },
845 {"mtgc0",               "t,G",          0x000006fc, 0xfc00ffff, RD_1|WR_C0|WR_CC,       0,              0,              IVIRT,  0 },
846 {"mtgc0",               "t,G,H",        0x000006fc, 0xfc00c7ff, RD_1|WR_C0|WR_CC,       0,              0,              IVIRT,  0 },
847 {"mthc1",               "t,S",          0x5400383b, 0xfc00ffff, RD_1|WR_2|FP_D,         0,              I1,             0,      0 },
848 {"mthc1",               "t,G",          0x5400383b, 0xfc00ffff, RD_1|WR_2|FP_D,         0,              I1,             0,      0 },
849 {"mthc2",               "t,G",          0x00009d3c, 0xfc00ffff, RD_1|WR_C2|WR_CC,       0,              I1,             0,      0 },
850 {"mthi",                "s",            0x00002d7c, 0xffe0ffff, RD_1|WR_HI,             0,              I1,             0,      0 },
851 {"mthi",                "s,7",          0x0000207c, 0xffe03fff, RD_1|WR_HI,             0,              0,              D32,    0 },
852 {"mtlo",                "s",            0x00003d7c, 0xffe0ffff, RD_1|WR_LO,             0,              I1,             0,      0 },
853 {"mtlo",                "s,7",          0x0000307c, 0xffe03fff, RD_1|WR_LO,             0,              0,              D32,    0 },
854 {"mul",                 "d,v,t",        0x00000210, 0xfc0007ff, WR_1|RD_2|RD_3|WR_HILO, 0,              I1,             0,      0 },
855 {"mul",                 "d,v,I",        0,    (int) M_MUL_I,    INSN_MACRO,             0,              I1,             0,      0 },
856 {"mul.d",               "D,V,T",        0x540001b0, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
857 {"mul.s",               "D,V,T",        0x540000b0, 0xfc0007ff, WR_1|RD_2|RD_3|FP_S,    0,              I1,             0,      0 },
858 {"mul.ps",              "D,V,T",        0x540002b0, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
859 {"mulo",                "d,v,t",        0,    (int) M_MULO,     INSN_MACRO,             0,              I1,             0,      0 },
860 {"mulo",                "d,v,I",        0,    (int) M_MULO_I,   INSN_MACRO,             0,              I1,             0,      0 },
861 {"mulou",               "d,v,t",        0,    (int) M_MULOU,    INSN_MACRO,             0,              I1,             0,      0 },
862 {"mulou",               "d,v,I",        0,    (int) M_MULOU_I,  INSN_MACRO,             0,              I1,             0,      0 },
863 {"mult",                "s,t",          0x00008b3c, 0xfc00ffff, RD_1|RD_2|WR_HILO,      0,              I1,             0,      0 },
864 {"mult",                "7,s,t",        0x00000cbc, 0xfc003fff, RD_2|RD_3|WR_a,         0,              0,              D32,    0 },
865 {"multu",               "s,t",          0x00009b3c, 0xfc00ffff, RD_1|RD_2|WR_HILO,      0,              I1,             0,      0 },
866 {"multu",               "7,s,t",        0x00001cbc, 0xfc003fff, RD_2|RD_3|WR_a,         0,              0,              D32,    0 },
867 {"neg",                 "d,w",          0x00000190, 0xfc1f07ff, WR_1|RD_2,              0,              I1,             0,      0 }, /* sub 0 */
868 {"negu",                "d,w",          0x000001d0, 0xfc1f07ff, WR_1|RD_2,              0,              I1,             0,      0 }, /* subu 0 */
869 {"neg.d",               "T,V",          0x54002b7b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
870 {"neg.s",               "T,V",          0x54000b7b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
871 {"neg.ps",              "T,V",          0x54004b7b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
872 {"nmadd.d",             "D,R,S,T",      0x5400000a, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_D, 0,            I1,             0,      0 },
873 {"nmadd.s",             "D,R,S,T",      0x54000002, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_S, 0,            I1,             0,      0 },
874 {"nmadd.ps",            "D,R,S,T",      0x54000012, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_D, 0,            I1,             0,      0 },
875 {"nmsub.d",             "D,R,S,T",      0x5400002a, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_D, 0,            I1,             0,      0 },
876 {"nmsub.s",             "D,R,S,T",      0x54000022, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_S, 0,            I1,             0,      0 },
877 {"nmsub.ps",            "D,R,S,T",      0x54000032, 0xfc00003f, WR_1|RD_2|RD_3|RD_4|FP_D, 0,            I1,             0,      0 },
878 /* nop is at the start of the table.  */
879 {"not",                 "mf,mg",            0x4400,     0xffc0, WR_1|RD_2,              0,              I1,             0,      0 }, /* put not before nor */
880 {"not",                 "d,v",          0x000002d0, 0xffe007ff, WR_1|RD_2,              0,              I1,             0,      0 }, /* nor d,s,0 */
881 {"nor",                 "mf,mz,mg",         0x4400,     0xffc0, WR_1|RD_3,              0,              I1,             0,      0 }, /* not */
882 {"nor",                 "mf,mg,mz",         0x4400,     0xffc0, WR_1|RD_2,              0,              I1,             0,      0 }, /* not */
883 {"nor",                 "d,v,t",        0x000002d0, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
884 {"nor",                 "t,r,I",        0,    (int) M_NOR_I,    INSN_MACRO,             0,              I1,             0,      0 },
885 {"or",                  "mp,mj,mz",         0x0c00,     0xfc00, WR_1|RD_2,              0,              I1,             0,      0 }, /* move */
886 {"or",                  "mp,mz,mj",         0x0c00,     0xfc00, WR_1|RD_3,              0,              I1,             0,      0 }, /* move */
887 {"or",                  "mf,mt,mg",         0x44c0,     0xffc0, MOD_1|RD_3,             0,              I1,             0,      0 },
888 {"or",                  "mf,mg,mx",         0x44c0,     0xffc0, MOD_1|RD_2,             0,              I1,             0,      0 },
889 {"or",                  "d,v,t",        0x00000290, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
890 {"or",                  "t,r,I",        0,    (int) M_OR_I,     INSN_MACRO,             0,              I1,             0,      0 },
891 {"ori",                 "mp,mj,mZ",         0x0c00,     0xfc00, WR_1|RD_2,              0,              I1,             0,      0 }, /* move */
892 {"ori",                 "t,r,i",        0x50000000, 0xfc000000, WR_1|RD_2,              0,              I1,             0,      0 },
893 {"pll.ps",              "D,V,T",        0x54000080, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
894 {"plu.ps",              "D,V,T",        0x540000c0, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
895 {"pul.ps",              "D,V,T",        0x54000100, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
896 {"puu.ps",              "D,V,T",        0x54000140, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
897 /* pref is at the start of the table.  */
898 {"recip.d",             "T,S",          0x5400523b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
899 {"recip.s",             "T,S",          0x5400123b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
900 {"rem",                 "z,s,t",        0x0000ab3c, 0xfc00ffff, RD_2|RD_3|WR_HILO,      0,              I1,             0,      0 },
901 {"rem",                 "d,v,t",        0,    (int) M_REM_3,    INSN_MACRO,             0,              I1,             0,      0 },
902 {"rem",                 "d,v,I",        0,    (int) M_REM_3I,   INSN_MACRO,             0,              I1,             0,      0 },
903 {"remu",                "z,s,t",        0x0000bb3c, 0xfc00ffff, RD_2|RD_3|WR_HILO,      0,              I1,             0,      0 },
904 {"remu",                "d,v,t",        0,    (int) M_REMU_3,   INSN_MACRO,             0,              I1,             0,      0 },
905 {"remu",                "d,v,I",        0,    (int) M_REMU_3I,  INSN_MACRO,             0,              I1,             0,      0 },
906 {"rdhwr",               "t,K",          0x00006b3c, 0xfc00ffff, WR_1,                   0,              I1,             0,      0 },
907 {"rdpgpr",              "t,r",          0x0000e17c, 0xfc00ffff, WR_1,                   0,              I1,             0,      0 },
908 {"rol",                 "d,v,t",        0,    (int) M_ROL,      INSN_MACRO,             0,              I1,             0,      0 },
909 {"rol",                 "d,v,I",        0,    (int) M_ROL_I,    INSN_MACRO,             0,              I1,             0,      0 },
910 {"ror",                 "d,v,t",        0,    (int) M_ROR,      INSN_MACRO,             0,              I1,             0,      0 },
911 {"ror",                 "d,v,I",        0,    (int) M_ROR_I,    INSN_MACRO,             0,              I1,             0,      0 },
912 {"ror",                 "t,r,<",        0x000000c0, 0xfc0007ff, WR_1|RD_2,              0,              I1,             0,      0 },
913 {"rorv",                "d,t,s",        0x000000d0, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
914 {"rotl",                "d,v,t",        0,    (int) M_ROL,      INSN_MACRO,             0,              I1,             0,      0 },
915 {"rotl",                "d,v,I",        0,    (int) M_ROL_I,    INSN_MACRO,             0,              I1,             0,      0 },
916 {"rotr",                "d,v,t",        0,    (int) M_ROR,      INSN_MACRO,             0,              I1,             0,      0 },
917 {"rotr",                "t,r,<",        0x000000c0, 0xfc0007ff, WR_1|RD_2,              0,              I1,             0,      0 },
918 {"rotrv",               "d,t,s",        0x000000d0, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
919 {"round.l.d",           "T,S",          0x5400733b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
920 {"round.l.s",           "T,S",          0x5400333b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
921 {"round.w.d",           "T,S",          0x54007b3b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
922 {"round.w.s",           "T,S",          0x54003b3b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
923 {"rsqrt.d",             "T,S",          0x5400423b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
924 {"rsqrt.s",             "T,S",          0x5400023b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
925 {"sb",                  "mq,mL(ml)",        0x8800,     0xfc00, RD_1|RD_3|SM,           0,              I1,             0,      0 },
926 {"sb",                  "t,o(b)",       0x18000000, 0xfc000000, RD_1|RD_3|SM,           0,              I1,             0,      0 },
927 {"sb",                  "t,A(b)",       0,    (int) M_SB_AB,    INSN_MACRO,             0,              I1,             0,      0 },
928 {"sc",                  "t,~(b)",       0x6000b000, 0xfc00f000, MOD_1|RD_3|SM,          0,              I1,             0,      0 },
929 {"sc",                  "t,A(b)",       0,    (int) M_SC_AB,    INSN_MACRO,             0,              I1,             0,      0 },
930 {"scd",                 "t,~(b)",       0x6000f000, 0xfc00f000, MOD_1|RD_3|SM,          0,              I3,             0,      0 },
931 {"scd",                 "t,A(b)",       0,    (int) M_SCD_AB,   INSN_MACRO,             0,              I3,             0,      0 },
932 /* The macro has to be first to handle o32 correctly.  */
933 {"sd",                  "t,A(b)",       0,    (int) M_SD_AB,    INSN_MACRO,             0,              I1,             0,      0 },
934 {"sd",                  "t,o(b)",       0xd8000000, 0xfc000000, RD_1|RD_3|SM,           0,              I3,             0,      0 },
935 {"sdbbp",               "",                 0x46c0,     0xffff, TRAP,                   0,              I1,             0,      0 },
936 {"sdbbp",               "",             0x0000db7c, 0xffffffff, TRAP,                   0,              I1,             0,      0 },
937 {"sdbbp",               "mO",               0x46c0,     0xfff0, TRAP,                   0,              I1,             0,      0 },
938 {"sdbbp",               "B",            0x0000db7c, 0xfc00ffff, TRAP,                   0,              I1,             0,      0 },
939 {"sdc1",                "T,o(b)",       0xb8000000, 0xfc000000, RD_1|RD_3|SM|FP_D,      0,              I1,             0,      0 },
940 {"sdc1",                "E,o(b)",       0xb8000000, 0xfc000000, RD_1|RD_3|SM|FP_D,      0,              I1,             0,      0 },
941 {"sdc1",                "T,A(b)",       0,    (int) M_SDC1_AB,  INSN_MACRO,             INSN2_M_FP_D,   I1,             0,      0 },
942 {"sdc1",                "E,A(b)",       0,    (int) M_SDC1_AB,  INSN_MACRO,             INSN2_M_FP_D,   I1,             0,      0 },
943 {"sdc2",                "E,~(b)",       0x2000a000, 0xfc00f000, RD_3|RD_C2|SM,          0,              I1,             0,      0 },
944 {"sdc2",                "E,A(b)",       0,    (int) M_SDC2_AB,  INSN_MACRO,             0,              I1,             0,      0 },
945 {"s.d",                 "T,o(b)",       0xb8000000, 0xfc000000, RD_1|RD_3|SM|FP_D,      0,              I1,             0,      0 }, /* sdc1 */
946 {"s.d",                 "T,A(b)",       0,    (int) M_SDC1_AB,  INSN_MACRO,             INSN2_M_FP_D,   I1,             0,      0 },
947 {"sdl",                 "t,~(b)",       0x6000c000, 0xfc00f000, RD_1|RD_3|SM,           0,              I3,             0,      0 },
948 {"sdl",                 "t,A(b)",       0,    (int) M_SDL_AB,   INSN_MACRO,             0,              I3,             0,      0 },
949 {"sdm",                 "n,~(b)",       0x2000f000, 0xfc00f000, RD_3|SM,                0,              I3,             0,      0 },
950 {"sdm",                 "n,A(b)",       0,    (int) M_SDM_AB,   INSN_MACRO,             0,              I3,             0,      0 },
951 {"sdp",                 "t,~(b)",       0x2000c000, 0xfc00f000, RD_1|RD_3|SM,           0,              I3,             0,      0 },
952 {"sdp",                 "t,A(b)",       0,    (int) M_SDP_AB,   INSN_MACRO,             0,              I3,             0,      0 },
953 {"sdr",                 "t,~(b)",       0x6000d000, 0xfc00f000, RD_1|RD_3|SM,           0,              I3,             0,      0 },
954 {"sdr",                 "t,A(b)",       0,    (int) M_SDR_AB,   INSN_MACRO,             0,              I3,             0,      0 },
955 {"sdxc1",               "D,t(b)",       0x54000108, 0xfc0007ff, RD_1|RD_2|RD_3|SM|FP_D, 0,              I1,             0,      0 },
956 {"seb",                 "t,r",          0x00002b3c, 0xfc00ffff, WR_1|RD_2,              0,              I1,             0,      0 },
957 {"seh",                 "t,r",          0x00003b3c, 0xfc00ffff, WR_1|RD_2,              0,              I1,             0,      0 },
958 {"seq",                 "d,v,t",        0,    (int) M_SEQ,      INSN_MACRO,             0,              I1,             0,      0 },
959 {"seq",                 "d,v,I",        0,    (int) M_SEQ_I,    INSN_MACRO,             0,              I1,             0,      0 },
960 {"sge",                 "d,v,t",        0,    (int) M_SGE,      INSN_MACRO,             0,              I1,             0,      0 },
961 {"sge",                 "d,v,I",        0,    (int) M_SGE_I,    INSN_MACRO,             0,              I1,             0,      0 },
962 {"sgeu",                "d,v,t",        0,    (int) M_SGEU,     INSN_MACRO,             0,              I1,             0,      0 },
963 {"sgeu",                "d,v,I",        0,    (int) M_SGEU_I,   INSN_MACRO,             0,              I1,             0,      0 },
964 {"sgt",                 "d,v,t",        0,    (int) M_SGT,      INSN_MACRO,             0,              I1,             0,      0 },
965 {"sgt",                 "d,v,I",        0,    (int) M_SGT_I,    INSN_MACRO,             0,              I1,             0,      0 },
966 {"sgtu",                "d,v,t",        0,    (int) M_SGTU,     INSN_MACRO,             0,              I1,             0,      0 },
967 {"sgtu",                "d,v,I",        0,    (int) M_SGTU_I,   INSN_MACRO,             0,              I1,             0,      0 },
968 {"sh",                  "mq,mH(ml)",        0xa800,     0xfc00, RD_1|RD_3|SM,           0,              I1,             0,      0 },
969 {"sh",                  "t,o(b)",       0x38000000, 0xfc000000, RD_1|RD_3|SM,           0,              I1,             0,      0 },
970 {"sh",                  "t,A(b)",       0,    (int) M_SH_AB,    INSN_MACRO,             0,              I1,             0,      0 },
971 {"sle",                 "d,v,t",        0,    (int) M_SLE,      INSN_MACRO,             0,              I1,             0,      0 },
972 {"sle",                 "d,v,I",        0,    (int) M_SLE_I,    INSN_MACRO,             0,              I1,             0,      0 },
973 {"sleu",                "d,v,t",        0,    (int) M_SLEU,     INSN_MACRO,             0,              I1,             0,      0 },
974 {"sleu",                "d,v,I",        0,    (int) M_SLEU_I,   INSN_MACRO,             0,              I1,             0,      0 },
975 {"sllv",                "d,t,s",        0x00000010, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
976 {"sll",                 "md,mc,mM",         0x2400,     0xfc01, WR_1|RD_2,              0,              I1,             0,      0 },
977 {"sll",                 "d,w,s",        0x00000010, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 }, /* sllv */
978 {"sll",                 "t,r,<",        0x00000000, 0xfc0007ff, WR_1|RD_2,              0,              I1,             0,      0 },
979 {"slt",                 "d,v,t",        0x00000350, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
980 {"slt",                 "d,v,I",        0,    (int) M_SLT_I,    INSN_MACRO,             0,              I1,             0,      0 },
981 {"slti",                "t,r,j",        0x90000000, 0xfc000000, WR_1|RD_2,              0,              I1,             0,      0 },
982 {"sltiu",               "t,r,j",        0xb0000000, 0xfc000000, WR_1|RD_2,              0,              I1,             0,      0 },
983 {"sltu",                "d,v,t",        0x00000390, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
984 {"sltu",                "d,v,I",        0,    (int) M_SLTU_I,   INSN_MACRO,             0,              I1,             0,      0 },
985 {"sne",                 "d,v,t",        0,    (int) M_SNE,      INSN_MACRO,             0,              I1,             0,      0 },
986 {"sne",                 "d,v,I",        0,    (int) M_SNE_I,    INSN_MACRO,             0,              I1,             0,      0 },
987 {"sqrt.d",              "T,S",          0x54004a3b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
988 {"sqrt.s",              "T,S",          0x54000a3b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
989 {"srav",                "d,t,s",        0x00000090, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
990 {"sra",                 "d,w,s",        0x00000090, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 }, /* srav */
991 {"sra",                 "t,r,<",        0x00000080, 0xfc0007ff, WR_1|RD_2,              0,              I1,             0,      0 },
992 {"srlv",                "d,t,s",        0x00000050, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
993 {"srl",                 "md,mc,mM",         0x2401,     0xfc01, WR_1|RD_2,              0,              I1,             0,      0 },
994 {"srl",                 "d,w,s",        0x00000050, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 }, /* srlv */
995 {"srl",                 "t,r,<",        0x00000040, 0xfc0007ff, WR_1|RD_2,              0,              I1,             0,      0 },
996 /* ssnop is at the start of the table.  */
997 {"sub",                 "d,v,t",        0x00000190, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
998 {"sub",                 "d,v,I",        0,    (int) M_SUB_I,    INSN_MACRO,             0,              I1,             0,      0 },
999 {"sub.d",               "D,V,T",        0x54000170, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
1000 {"sub.s",               "D,V,T",        0x54000070, 0xfc0007ff, WR_1|RD_2|RD_3|FP_S,    0,              I1,             0,      0 },
1001 {"sub.ps",              "D,V,T",        0x54000270, 0xfc0007ff, WR_1|RD_2|RD_3|FP_D,    0,              I1,             0,      0 },
1002 {"subu",                "md,me,ml",         0x0401,     0xfc01, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
1003 {"subu",                "d,v,t",        0x000001d0, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
1004 {"subu",                "d,v,I",        0,    (int) M_SUBU_I,   INSN_MACRO,             0,              I1,             0,      0 },
1005 {"suxc1",               "D,t(b)",       0x54000188, 0xfc0007ff, RD_1|RD_2|RD_3|SM|FP_D, 0,              I1,             0,      0 },
1006 {"sw",                  "mq,mJ(ml)",        0xe800,     0xfc00, RD_1|RD_3|SM,           0,              I1,             0,      0 },
1007 {"sw",                  "mp,mU(ms)",        0xc800,     0xfc00, RD_1|RD_3|SM,           0,              I1,             0,      0 }, /* swsp */
1008 {"sw",                  "t,o(b)",       0xf8000000, 0xfc000000, RD_1|RD_3|SM,           0,              I1,             0,      0 },
1009 {"sw",                  "t,A(b)",       0,    (int) M_SW_AB,    INSN_MACRO,             0,              I1,             0,      0 },
1010 {"swc1",                "T,o(b)",       0x98000000, 0xfc000000, RD_1|RD_3|SM|FP_S,      0,              I1,             0,      0 },
1011 {"swc1",                "E,o(b)",       0x98000000, 0xfc000000, RD_1|RD_3|SM|FP_S,      0,              I1,             0,      0 },
1012 {"swc1",                "T,A(b)",       0,    (int) M_SWC1_AB,  INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
1013 {"swc1",                "E,A(b)",       0,    (int) M_SWC1_AB,  INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
1014 {"swc2",                "E,~(b)",       0x20008000, 0xfc00f000, RD_3|RD_C2|SM,          0,              I1,             0,      0 },
1015 {"swc2",                "E,A(b)",       0,    (int) M_SWC2_AB,  INSN_MACRO,             0,              I1,             0,      0 },
1016 {"s.s",                 "T,o(b)",       0x98000000, 0xfc000000, RD_1|RD_3|SM|FP_S,      0,              I1,             0,      0 }, /* swc1 */
1017 {"s.s",                 "T,A(b)",       0,    (int) M_SWC1_AB,  INSN_MACRO,             INSN2_M_FP_S,   I1,             0,      0 },
1018 {"swl",                 "t,~(b)",       0x60008000, 0xfc00f000, RD_1|RD_3|SM,           0,              I1,             0,      0 },
1019 {"swl",                 "t,A(b)",       0,    (int) M_SWL_AB,   INSN_MACRO,             0,              I1,             0,      0 },
1020 {"scache",              "t,~(b)",       0x60008000, 0xfc00f000, RD_1|RD_3|SM,           0,              I1,             0,      0 }, /* same */
1021 {"scache",              "t,A(b)",       0,    (int) M_SWL_AB,   INSN_MACRO,             0,              I1,             0,      0 },
1022 {"swm",                 "mN,mJ(ms)",    0x4540,     0xffc0,     RD_3|NODS,              0,              I1,             0,      0 },
1023 {"swm",                 "n,~(b)",       0x2000d000, 0xfc00f000, RD_3|SM|NODS,           0,              I1,             0,      0 },
1024 {"swm",                 "n,A(b)",       0,    (int) M_SWM_AB,   INSN_MACRO,             0,              I1,             0,      0 },
1025 {"swp",                 "t,~(b)",       0x20009000, 0xfc00f000, RD_1|RD_3|SM|NODS,      0,              I1,             0,      0 },
1026 {"swp",                 "t,A(b)",       0,    (int) M_SWP_AB,   INSN_MACRO,             0,              I1,             0,      0 },
1027 {"swr",                 "t,~(b)",       0x60009000, 0xfc00f000, RD_1|RD_3|SM,           0,              I1,             0,      0 },
1028 {"swr",                 "t,A(b)",       0,    (int) M_SWR_AB,   INSN_MACRO,             0,              I1,             0,      0 },
1029 {"invalidate",          "t,~(b)",       0x60009000, 0xfc00f000, RD_1|RD_3|SM,           0,              I1,             0,      0 }, /* same */
1030 {"invalidate",          "t,A(b)",       0,    (int) M_SWR_AB,   INSN_MACRO,             0,              I1,             0,      0 },
1031 {"swxc1",               "D,t(b)",       0x54000088, 0xfc0007ff, RD_1|RD_2|RD_3|SM|FP_S, 0,              I1,             0,      0 },
1032 {"sync_acquire",        "",             0x00116b7c, 0xffffffff, NODS,                   0,              I1,             0,      0 },
1033 {"sync_mb",             "",             0x00106b7c, 0xffffffff, NODS,                   0,              I1,             0,      0 },
1034 {"sync_release",        "",             0x00126b7c, 0xffffffff, NODS,                   0,              I1,             0,      0 },
1035 {"sync_rmb",            "",             0x00136b7c, 0xffffffff, NODS,                   0,              I1,             0,      0 },
1036 {"sync_wmb",            "",             0x00046b7c, 0xffffffff, NODS,                   0,              I1,             0,      0 },
1037 {"sync",                "",             0x00006b7c, 0xffffffff, NODS,                   0,              I1,             0,      0 },
1038 {"sync",                "1",            0x00006b7c, 0xffe0ffff, NODS,                   0,              I1,             0,      0 },
1039 {"synci",               "o(b)",         0x42000000, 0xffe00000, RD_2|SM,                0,              I1,             0,      0 },
1040 {"syscall",             "",             0x00008b7c, 0xffffffff, TRAP,                   0,              I1,             0,      0 },
1041 {"syscall",             "B",            0x00008b7c, 0xfc00ffff, TRAP,                   0,              I1,             0,      0 },
1042 {"teqi",                "s,j",          0x41c00000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 },
1043 {"teq",                 "s,t",          0x0000003c, 0xfc00ffff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1044 {"teq",                 "s,t,|",        0x0000003c, 0xfc000fff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1045 {"teq",                 "s,j",          0x41c00000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 }, /* teqi */
1046 {"teq",                 "s,I",          0,    (int) M_TEQ_I,    INSN_MACRO,             0,              I1,             0,      0 },
1047 {"tgei",                "s,j",          0x41200000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 },
1048 {"tge",                 "s,t",          0x0000023c, 0xfc00ffff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1049 {"tge",                 "s,t,|",        0x0000023c, 0xfc000fff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1050 {"tge",                 "s,j",          0x41200000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 }, /* tgei */
1051 {"tge",                 "s,I",          0,    (int) M_TGE_I,    INSN_MACRO,             0,              I1,             0,      0 },
1052 {"tgeiu",               "s,j",          0x41600000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 },
1053 {"tgeu",                "s,t",          0x0000043c, 0xfc00ffff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1054 {"tgeu",                "s,t,|",        0x0000043c, 0xfc000fff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1055 {"tgeu",                "s,j",          0x41600000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 }, /* tgeiu */
1056 {"tgeu",                "s,I",          0,    (int) M_TGEU_I,   INSN_MACRO,             0,              I1,             0,      0 },
1057 {"tlbinv",              "",             0x0000437c, 0xffffffff, INSN_TLB,               0,              0,              TLBINV, 0 },
1058 {"tlbinvf",             "",             0x0000537c, 0xffffffff, INSN_TLB,               0,              0,              TLBINV, 0 },
1059 {"tlbginv",             "",             0x0000417c, 0xffffffff, INSN_TLB,               0,              0,              IVIRT,  0 },
1060 {"tlbginvf",            "",             0x0000517c, 0xffffffff, INSN_TLB,               0,              0,              IVIRT,  0 },
1061 {"tlbgp",               "",             0x0000017c, 0xffffffff, INSN_TLB,               0,              0,              IVIRT,  0 },
1062 {"tlbgr",               "",             0x0000117c, 0xffffffff, INSN_TLB,               0,              0,              IVIRT,  0 },
1063 {"tlbgwi",              "",             0x0000217c, 0xffffffff, INSN_TLB,               0,              0,              IVIRT,  0 },
1064 {"tlbgwr",              "",             0x0000317c, 0xffffffff, INSN_TLB,               0,              0,              IVIRT,  0 },
1065 {"tlbp",                "",             0x0000037c, 0xffffffff, INSN_TLB,               0,              I1,             0,      0 },
1066 {"tlbr",                "",             0x0000137c, 0xffffffff, INSN_TLB,               0,              I1,             0,      0 },
1067 {"tlbwi",               "",             0x0000237c, 0xffffffff, INSN_TLB,               0,              I1,             0,      0 },
1068 {"tlbwr",               "",             0x0000337c, 0xffffffff, INSN_TLB,               0,              I1,             0,      0 },
1069 {"tlti",                "s,j",          0x41000000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 },
1070 {"tlt",                 "s,t",          0x0000083c, 0xfc00ffff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1071 {"tlt",                 "s,t,|",        0x0000083c, 0xfc000fff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1072 {"tlt",                 "s,j",          0x41000000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 }, /* tlti */
1073 {"tlt",                 "s,I",          0,    (int) M_TLT_I,    INSN_MACRO,             0,              I1,             0,      0 },
1074 {"tltiu",               "s,j",          0x41400000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 },
1075 {"tltu",                "s,t",          0x00000a3c, 0xfc00ffff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1076 {"tltu",                "s,t,|",        0x00000a3c, 0xfc000fff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1077 {"tltu",                "s,j",          0x41400000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 }, /* tltiu */
1078 {"tltu",                "s,I",          0,    (int) M_TLTU_I,   INSN_MACRO,             0,              I1,             0,      0 },
1079 {"tnei",                "s,j",          0x41800000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 },
1080 {"tne",                 "s,t",          0x00000c3c, 0xfc00ffff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1081 {"tne",                 "s,t,|",        0x00000c3c, 0xfc000fff, RD_1|RD_2|TRAP,         0,              I1,             0,      0 },
1082 {"tne",                 "s,j",          0x41800000, 0xffe00000, RD_1|TRAP,              0,              I1,             0,      0 }, /* tnei */
1083 {"tne",                 "s,I",          0,    (int) M_TNE_I,    INSN_MACRO,             0,              I1,             0,      0 },
1084 {"trunc.l.d",           "T,S",          0x5400633b, 0xfc00ffff, WR_1|RD_2|FP_D,         0,              I1,             0,      0 },
1085 {"trunc.l.s",           "T,S",          0x5400233b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
1086 {"trunc.w.d",           "T,S",          0x54006b3b, 0xfc00ffff, WR_1|RD_2|FP_S|FP_D,    0,              I1,             0,      0 },
1087 {"trunc.w.s",           "T,S",          0x54002b3b, 0xfc00ffff, WR_1|RD_2|FP_S,         0,              I1,             0,      0 },
1088 {"uld",                 "t,A(b)",       0,    (int) M_ULD_AB,   INSN_MACRO,             0,              I3,             0,      0 },
1089 {"ulh",                 "t,A(b)",       0,    (int) M_ULH_AB,   INSN_MACRO,             0,              I1,             0,      0 },
1090 {"ulhu",                "t,A(b)",       0,    (int) M_ULHU_AB,  INSN_MACRO,             0,              I1,             0,      0 },
1091 {"ulw",                 "t,A(b)",       0,    (int) M_ULW_AB,   INSN_MACRO,             0,              I1,             0,      0 },
1092 {"usd",                 "t,A(b)",       0,    (int) M_USD_AB,   INSN_MACRO,             0,              I1,             0,      0 },
1093 {"ush",                 "t,A(b)",       0,    (int) M_USH_AB,   INSN_MACRO,             0,              I1,             0,      0 },
1094 {"usw",                 "t,A(b)",       0,    (int) M_USW_AB,   INSN_MACRO,             0,              I1,             0,      0 },
1095 {"wait",                "",             0x0000937c, 0xffffffff, NODS,                   0,              I1,             0,      0 },
1096 {"wait",                "B",            0x0000937c, 0xfc00ffff, NODS,                   0,              I1,             0,      0 },
1097 {"wrpgpr",              "t,r",          0x0000f17c, 0xfc00ffff, RD_2,                   0,              I1,             0,      0 },
1098 {"wsbh",                "t,r",          0x00007b3c, 0xfc00ffff, WR_1|RD_2,              0,              I1,             0,      0 },
1099 {"xor",                 "mf,mt,mg",         0x4440,     0xffc0, MOD_1|RD_3,             0,              I1,             0,      0 },
1100 {"xor",                 "mf,mg,mx",         0x4440,     0xffc0, MOD_1|RD_2,             0,              I1,             0,      0 },
1101 {"xor",                 "d,v,t",        0x00000310, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              I1,             0,      0 },
1102 {"xor",                 "t,r,I",        0,    (int) M_XOR_I,    INSN_MACRO,             0,              I1,             0,      0 },
1103 {"xori",                "t,r,i",        0x70000000, 0xfc000000, WR_1|RD_2,              0,              I1,             0,      0 },
1104 /* microMIPS Enhanced VA Scheme */
1105 {"lbue",                "t,+j(b)",      0x60006000, 0xfc00fe00, WR_1|RD_3,              0,              0,              EVA,    0 },
1106 {"lbue",                "t,A(b)",       0,    (int) M_LBUE_AB,  INSN_MACRO,             0,              0,              EVA,    0 },
1107 {"lhue",                "t,+j(b)",      0x60006200, 0xfc00fe00, WR_1|RD_3,              0,              0,              EVA,    0 },
1108 {"lhue",                "t,A(b)",       0,    (int) M_LHUE_AB,  INSN_MACRO,             0,              0,              EVA,    0 },
1109 {"lbe",                 "t,+j(b)",      0x60006800, 0xfc00fe00, WR_1|RD_3,              0,              0,              EVA,    0 },
1110 {"lbe",                 "t,A(b)",       0,    (int) M_LBE_AB,   INSN_MACRO,             0,              0,              EVA,    0 },
1111 {"lhe",                 "t,+j(b)",      0x60006a00, 0xfc00fe00, WR_1|RD_3,              0,              0,              EVA,    0 },
1112 {"lhe",                 "t,A(b)",       0,    (int) M_LHE_AB,   INSN_MACRO,             0,              0,              EVA,    0 },
1113 {"lle",                 "t,+j(b)",      0x60006c00, 0xfc00fe00, WR_1|RD_3,              0,              0,              EVA,    0 },
1114 {"lle",                 "t,A(b)",       0,    (int) M_LLE_AB,   INSN_MACRO,             0,              0,              EVA,    0 },
1115 {"lwe",                 "t,+j(b)",      0x60006e00, 0xfc00fe00, WR_1|RD_3,              0,              0,              EVA,    0 },
1116 {"lwe",                 "t,A(b)",       0,    (int) M_LWE_AB,   INSN_MACRO,             0,              0,              EVA,    0 },
1117 {"lwle",                "t,+j(b)",      0x60006400, 0xfc00fe00, WR_1|RD_3,              0,              0,              EVA,    0 },
1118 {"lwle",                "t,A(b)",       0,    (int) M_LWLE_AB,  INSN_MACRO,             0,              0,              EVA,    0 },
1119 {"lwre",                "t,+j(b)",      0x60006600, 0xfc00fe00, WR_1|RD_3,              0,              0,              EVA,    0 },
1120 {"lwre",                "t,A(b)",       0,    (int) M_LWRE_AB,  INSN_MACRO,             0,              0,              EVA,    0 },
1121 {"sbe",                 "t,+j(b)",      0x6000a800, 0xfc00fe00, WR_1|RD_3|SM,           0,              0,              EVA,    0 },
1122 {"sbe",                 "t,A(b)",       0,    (int) M_SBE_AB,   INSN_MACRO,             0,              0,              EVA,    0 },
1123 {"sce",                 "t,+j(b)",      0x6000ac00, 0xfc00fe00, MOD_1|RD_3|SM,          0,              0,              EVA,    0 },
1124 {"sce",                 "t,A(b)",       0,    (int) M_SCE_AB,   INSN_MACRO,             0,              0,              EVA,    0 },
1125 {"she",                 "t,+j(b)",      0x6000aa00, 0xfc00fe00, WR_1|RD_3|SM,           0,              0,              EVA,    0 },
1126 {"she",                 "t,A(b)",       0,    (int) M_SHE_AB,   INSN_MACRO,             0,              0,              EVA,    0 },
1127 {"swe",                 "t,+j(b)",      0x6000ae00, 0xfc00fe00, WR_1|RD_3|SM,           0,              0,              EVA,    0 },
1128 {"swe",                 "t,A(b)",       0,    (int) M_SWE_AB,   INSN_MACRO,             0,              0,              EVA,    0 },
1129 {"swle",                "t,+j(b)",      0x6000a000, 0xfc00fe00, WR_1|RD_3|SM,           0,              0,              EVA,    0 },
1130 {"swle",                "t,A(b)",       0,    (int) M_SWLE_AB,  INSN_MACRO,             0,              0,              EVA,    0 },
1131 {"swre",                "t,+j(b)",      0x6000a200, 0xfc00fe00, WR_1|RD_3|SM,           0,              0,              EVA,    0 },
1132 {"swre",                "t,A(b)",       0,    (int) M_SWRE_AB,  INSN_MACRO,             0,              0,              EVA,    0 },
1133 {"cachee",              "k,+j(b)",      0x6000a600, 0xfc00fe00, RD_3,                   0,              0,              EVA,    0 },
1134 {"cachee",              "k,A(b)",       0,    (int) M_CACHEE_AB,INSN_MACRO,             0,              0,              EVA,    0 },
1135 {"prefe",               "k,+j(b)",      0x6000a400, 0xfc00fe00, RD_3,                   0,              0,              EVA,    0 },
1136 {"prefe",               "k,A(b)",       0,    (int) M_PREFE_AB, INSN_MACRO,             0,              0,              EVA,    0 },
1137 /* MIPS DSP ASE.  */
1138 {"absq_s.ph",           "t,s",          0x0000113c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1139 {"absq_s.w",            "t,s",          0x0000213c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1140 {"addq.ph",             "d,s,t",        0x0000000d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1141 {"addq_s.ph",           "d,s,t",        0x0000040d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1142 {"addq_s.w",            "d,s,t",        0x00000305, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1143 {"addsc",               "d,s,t",        0x00000385, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1144 {"addu.qb",             "d,s,t",        0x000000cd, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1145 {"addu_s.qb",           "d,s,t",        0x000004cd, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1146 {"addwc",               "d,s,t",        0x000003c5, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1147 {"bitrev",              "t,s",          0x0000313c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1148 {"bposge32",            "p",            0x43600000, 0xffff0000, CBD,                    0,              0,              D32,    0 },
1149 {"cmp.eq.ph",           "s,t",          0x00000005, 0xfc00ffff, RD_1|RD_2,              0,              0,              D32,    0 },
1150 {"cmpgu.eq.qb",         "d,s,t",        0x000000c5, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1151 {"cmp.le.ph",           "s,t",          0x00000085, 0xfc00ffff, RD_1|RD_2,              0,              0,              D32,    0 },
1152 {"cmpgu.le.qb",         "d,s,t",        0x00000145, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1153 {"cmp.lt.ph",           "s,t",          0x00000045, 0xfc00ffff, RD_1|RD_2,              0,              0,              D32,    0 },
1154 {"cmpgu.lt.qb",         "d,s,t",        0x00000105, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1155 {"cmpu.eq.qb",          "s,t",          0x00000245, 0xfc00ffff, RD_1|RD_2,              0,              0,              D32,    0 },
1156 {"cmpu.le.qb",          "s,t",          0x000002c5, 0xfc00ffff, RD_1|RD_2,              0,              0,              D32,    0 },
1157 {"cmpu.lt.qb",          "s,t",          0x00000285, 0xfc00ffff, RD_1|RD_2,              0,              0,              D32,    0 },
1158 {"dpaq_sa.l.w",         "7,s,t",        0x000012bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1159 {"dpaq_s.w.ph",         "7,s,t",        0x000002bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1160 {"dpau.h.qbl",          "7,s,t",        0x000020bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1161 {"dpau.h.qbr",          "7,s,t",        0x000030bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1162 {"dpsq_sa.l.w",         "7,s,t",        0x000016bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1163 {"dpsq_s.w.ph",         "7,s,t",        0x000006bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1164 {"dpsu.h.qbl",          "7,s,t",        0x000024bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1165 {"dpsu.h.qbr",          "7,s,t",        0x000034bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1166 {"extpdp",              "t,7,6",        0x0000367c, 0xfc003fff, WR_1|RD_a|DSP_VOLA,     0,              0,              D32,    0 },
1167 {"extpdpv",             "t,7,s",        0x000038bc, 0xfc003fff, WR_1|RD_3|RD_a|DSP_VOLA, 0,             0,              D32,    0 },
1168 {"extp",                "t,7,6",        0x0000267c, 0xfc003fff, WR_1|RD_a,              0,              0,              D32,    0 },
1169 {"extpv",               "t,7,s",        0x000028bc, 0xfc003fff, WR_1|RD_3|RD_a,         0,              0,              D32,    0 },
1170 {"extr_rs.w",           "t,7,6",        0x00002e7c, 0xfc003fff, WR_1|RD_a,              0,              0,              D32,    0 },
1171 {"extr_r.w",            "t,7,6",        0x00001e7c, 0xfc003fff, WR_1|RD_a,              0,              0,              D32,    0 },
1172 {"extr_s.h",            "t,7,6",        0x00003e7c, 0xfc003fff, WR_1|RD_a,              0,              0,              D32,    0 },
1173 {"extrv_rs.w",          "t,7,s",        0x00002ebc, 0xfc003fff, WR_1|RD_3|RD_a,         0,              0,              D32,    0 },
1174 {"extrv_r.w",           "t,7,s",        0x00001ebc, 0xfc003fff, WR_1|RD_3|RD_a,         0,              0,              D32,    0 },
1175 {"extrv_s.h",           "t,7,s",        0x00003ebc, 0xfc003fff, WR_1|RD_3|RD_a,         0,              0,              D32,    0 },
1176 {"extrv.w",             "t,7,s",        0x00000ebc, 0xfc003fff, WR_1|RD_3|RD_a,         0,              0,              D32,    0 },
1177 {"extr.w",              "t,7,6",        0x00000e7c, 0xfc003fff, WR_1|RD_a,              0,              0,              D32,    0 },
1178 {"insv",                "t,s",          0x0000413c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1179 {"lbux",                "d,t(b)",       0x00000225, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1180 {"lhx",                 "d,t(b)",       0x00000165, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1181 {"lwx",                 "d,t(b)",       0x000001a5, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1182 {"maq_sa.w.phl",        "7,s,t",        0x00003a7c, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1183 {"maq_sa.w.phr",        "7,s,t",        0x00002a7c, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1184 {"maq_s.w.phl",         "7,s,t",        0x00001a7c, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1185 {"maq_s.w.phr",         "7,s,t",        0x00000a7c, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1186 {"modsub",              "d,s,t",        0x00000295, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1187 {"mthlip",              "s,7",          0x0000027c, 0xffe03fff, RD_1|MOD_a|DSP_VOLA,    0,              0,              D32,    0 },
1188 {"muleq_s.w.phl",       "d,s,t",        0x00000025, 0xfc0007ff, WR_1|RD_2|RD_3|WR_HILO, 0,              0,              D32,    0 },
1189 {"muleq_s.w.phr",       "d,s,t",        0x00000065, 0xfc0007ff, WR_1|RD_2|RD_3|WR_HILO, 0,              0,              D32,    0 },
1190 {"muleu_s.ph.qbl",      "d,s,t",        0x00000095, 0xfc0007ff, WR_1|RD_2|RD_3|WR_HILO, 0,              0,              D32,    0 },
1191 {"muleu_s.ph.qbr",      "d,s,t",        0x000000d5, 0xfc0007ff, WR_1|RD_2|RD_3|WR_HILO, 0,              0,              D32,    0 },
1192 {"mulq_rs.ph",          "d,s,t",        0x00000115, 0xfc0007ff, WR_1|RD_2|RD_3|WR_HILO, 0,              0,              D32,    0 },
1193 {"mulsaq_s.w.ph",       "7,s,t",        0x00003cbc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D32,    0 },
1194 {"packrl.ph",           "d,s,t",        0x000001ad, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1195 {"pick.ph",             "d,s,t",        0x0000022d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1196 {"pick.qb",             "d,s,t",        0x000001ed, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1197 {"precequ.ph.qbla",     "t,s",          0x0000733c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1198 {"precequ.ph.qbl",      "t,s",          0x0000713c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1199 {"precequ.ph.qbra",     "t,s",          0x0000933c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1200 {"precequ.ph.qbr",      "t,s",          0x0000913c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1201 {"preceq.w.phl",        "t,s",          0x0000513c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1202 {"preceq.w.phr",        "t,s",          0x0000613c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1203 {"preceu.ph.qbla",      "t,s",          0x0000b33c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1204 {"preceu.ph.qbl",       "t,s",          0x0000b13c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1205 {"preceu.ph.qbra",      "t,s",          0x0000d33c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1206 {"preceu.ph.qbr",       "t,s",          0x0000d13c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1207 {"precrq.ph.w",         "d,s,t",        0x000000ed, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1208 {"precrq.qb.ph",        "d,s,t",        0x000000ad, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1209 {"precrq_rs.ph.w",      "d,s,t",        0x0000012d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1210 {"precrqu_s.qb.ph",     "d,s,t",        0x0000016d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1211 {"raddu.w.qb",          "t,s",          0x0000f13c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1212 {"rddsp",               "t",            0x000fc67c, 0xfc1fffff, WR_1,                   0,              0,              D32,    0 },
1213 {"rddsp",               "t,8",          0x0000067c, 0xfc103fff, WR_1,                   0,              0,              D32,    0 },
1214 {"repl.ph",             "d,@",          0x0000003d, 0xfc0007ff, WR_1,                   0,              0,              D32,    0 },
1215 {"repl.qb",             "t,5",          0x000005fc, 0xfc001fff, WR_1,                   0,              0,              D32,    0 },
1216 {"replv.ph",            "t,s",          0x0000033c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1217 {"replv.qb",            "t,s",          0x0000133c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D32,    0 },
1218 {"shilo",               "7,0",          0x0000001d, 0xffc03fff, MOD_a,                  0,              0,              D32,    0 },
1219 {"shilov",              "7,s",          0x0000127c, 0xffe03fff, RD_2|MOD_a,             0,              0,              D32,    0 },
1220 {"shll.ph",             "t,s,4",        0x000003b5, 0xfc000fff, WR_1|RD_2,              0,              0,              D32,    0 },
1221 {"shll.qb",             "t,s,3",        0x0000087c, 0xfc001fff, WR_1|RD_2,              0,              0,              D32,    0 },
1222 {"shll_s.ph",           "t,s,4",        0x00000bb5, 0xfc000fff, WR_1|RD_2,              0,              0,              D32,    0 },
1223 {"shll_s.w",            "t,s,^",        0x000003f5, 0xfc0007ff, WR_1|RD_2,              0,              0,              D32,    0 },
1224 {"shllv.ph",            "d,t,s",        0x0000038d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1225 {"shllv.qb",            "d,t,s",        0x00000395, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1226 {"shllv_s.ph",          "d,t,s",        0x0000078d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1227 {"shllv_s.w",           "d,t,s",        0x000003d5, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1228 {"shra.ph",             "t,s,4",        0x00000335, 0xfc000fff, WR_1|RD_2,              0,              0,              D32,    0 },
1229 {"shra_r.ph",           "t,s,4",        0x00000735, 0xfc000fff, WR_1|RD_2,              0,              0,              D32,    0 },
1230 {"shra_r.w",            "t,s,^",        0x000002f5, 0xfc0007ff, WR_1|RD_2,              0,              0,              D32,    0 },
1231 {"shrav.ph",            "d,t,s",        0x0000018d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1232 {"shrav_r.ph",          "d,t,s",        0x0000058d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1233 {"shrav_r.w",           "d,t,s",        0x000002d5, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1234 {"shrl.qb",             "t,s,3",        0x0000187c, 0xfc001fff, WR_1|RD_2,              0,              0,              D32,    0 },
1235 {"shrlv.qb",            "d,t,s",        0x00000355, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1236 {"subq.ph",             "d,s,t",        0x0000020d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1237 {"subq_s.ph",           "d,s,t",        0x0000060d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1238 {"subq_s.w",            "d,s,t",        0x00000345, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1239 {"subu.qb",             "d,s,t",        0x000002cd, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1240 {"subu_s.qb",           "d,s,t",        0x000006cd, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D32,    0 },
1241 {"wrdsp",               "t",            0x000fd67c, 0xfc1fffff, RD_1|DSP_VOLA,          0,              0,              D32,    0 },
1242 {"wrdsp",               "t,8",          0x0000167c, 0xfc103fff, RD_1|DSP_VOLA,          0,              0,              D32,    0 },
1243 /* MIPS DSP ASE Rev2.  */
1244 {"absq_s.qb",           "t,s",          0x0000013c, 0xfc00ffff, WR_1|RD_2,              0,              0,              D33,    0 },
1245 {"addqh.ph",            "d,s,t",        0x0000004d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1246 {"addqh_r.ph",          "d,s,t",        0x0000044d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1247 {"addqh.w",             "d,s,t",        0x0000008d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1248 {"addqh_r.w",           "d,s,t",        0x0000048d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1249 {"addu.ph",             "d,s,t",        0x0000010d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1250 {"addu_s.ph",           "d,s,t",        0x0000050d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1251 {"adduh.qb",            "d,s,t",        0x0000014d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1252 {"adduh_r.qb",          "d,s,t",        0x0000054d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1253 {"append",              "t,s,h",        0x00000215, 0xfc0007ff, MOD_1|RD_2,             0,              0,              D33,    0 },
1254 {"balign",              "t,s,I",        0,    (int) M_BALIGN,   INSN_MACRO,             0,              0,              D33,    0 },
1255 {"balign",              "t,s,2",        0x000008bc, 0xfc003fff, MOD_1|RD_2,             0,              0,              D33,    0 },
1256 {"cmpgdu.eq.qb",        "d,s,t",        0x00000185, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1257 {"cmpgdu.lt.qb",        "d,s,t",        0x000001c5, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1258 {"cmpgdu.le.qb",        "d,s,t",        0x00000205, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1259 {"dpa.w.ph",            "7,s,t",        0x000000bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D33,    0 },
1260 {"dpaqx_s.w.ph",        "7,s,t",        0x000022bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D33,    0 },
1261 {"dpaqx_sa.w.ph",       "7,s,t",        0x000032bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D33,    0 },
1262 {"dpax.w.ph",           "7,s,t",        0x000010bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D33,    0 },
1263 {"dps.w.ph",            "7,s,t",        0x000004bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D33,    0 },
1264 {"dpsqx_s.w.ph",        "7,s,t",        0x000026bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D33,    0 },
1265 {"dpsqx_sa.w.ph",       "7,s,t",        0x000036bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D33,    0 },
1266 {"dpsx.w.ph",           "7,s,t",        0x000014bc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D33,    0 },
1267 {"mul.ph",              "d,s,t",        0x0000002d, 0xfc0007ff, WR_1|RD_2|RD_3|WR_HILO, 0,              0,              D33,    0 },
1268 {"mul_s.ph",            "d,s,t",        0x0000042d, 0xfc0007ff, WR_1|RD_2|RD_3|WR_HILO, 0,              0,              D33,    0 },
1269 {"mulq_rs.w",           "d,s,t",        0x00000195, 0xfc0007ff, WR_1|RD_2|RD_3|WR_HILO, 0,              0,              D33,    0 },
1270 {"mulq_s.ph",           "d,s,t",        0x00000155, 0xfc0007ff, WR_1|RD_2|RD_3|WR_HILO, 0,              0,              D33,    0 },
1271 {"mulq_s.w",            "d,s,t",        0x000001d5, 0xfc0007ff, WR_1|RD_2|RD_3|WR_HILO, 0,              0,              D33,    0 },
1272 {"mulsa.w.ph",          "7,s,t",        0x00002cbc, 0xfc003fff, RD_2|RD_3|MOD_a,        0,              0,              D33,    0 },
1273 {"precr.qb.ph",         "d,s,t",        0x0000006d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1274 {"precr_sra.ph.w",      "t,s,h",        0x000003cd, 0xfc0007ff, MOD_1|RD_2,             0,              0,              D33,    0 },
1275 {"precr_sra_r.ph.w",    "t,s,h",        0x000007cd, 0xfc0007ff, MOD_1|RD_2,             0,              0,              D33,    0 },
1276 {"prepend",             "t,s,h",        0x00000255, 0xfc0007ff, MOD_1|RD_2,             0,              0,              D33,    0 },
1277 {"shra.qb",             "t,s,3",        0x000001fc, 0xfc001fff, WR_1|RD_2,              0,              0,              D33,    0 },
1278 {"shra_r.qb",           "t,s,3",        0x000011fc, 0xfc001fff, WR_1|RD_2,              0,              0,              D33,    0 },
1279 {"shrav.qb",            "d,t,s",        0x000001cd, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1280 {"shrav_r.qb",          "d,t,s",        0x000005cd, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1281 {"shrl.ph",             "t,s,4",        0x000003fc, 0xfc000fff, WR_1|RD_2,              0,              0,              D33,    0 },
1282 {"shrlv.ph",            "d,t,s",        0x00000315, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1283 {"subu.ph",             "d,s,t",        0x0000030d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1284 {"subu_s.ph",           "d,s,t",        0x0000070d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1285 {"subuh.qb",            "d,s,t",        0x0000034d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1286 {"subuh_r.qb",          "d,s,t",        0x0000074d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1287 {"subqh.ph",            "d,s,t",        0x0000024d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1288 {"subqh_r.ph",          "d,s,t",        0x0000064d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1289 {"subqh.w",             "d,s,t",        0x0000028d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1290 {"subqh_r.w",           "d,s,t",        0x0000068d, 0xfc0007ff, WR_1|RD_2|RD_3,         0,              0,              D33,    0 },
1291 };
1292
1293 const int bfd_micromips_num_opcodes =
1294   ((sizeof micromips_opcodes) / (sizeof (micromips_opcodes[0])));