1 /* Instruction building/extraction support for lm32. -*- C -*-
3 THIS FILE IS MACHINE GENERATED WITH CGEN: Cpu tools GENerator.
4 - the resultant file is machine generated, cgen-ibld.in isn't
6 Copyright (C) 1996-2016 Free Software Foundation, Inc.
8 This file is part of libopcodes.
10 This library is free software; you can redistribute it and/or modify
11 it under the terms of the GNU General Public License as published by
12 the Free Software Foundation; either version 3, or (at your option)
15 It is distributed in the hope that it will be useful, but WITHOUT
16 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
17 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
18 License for more details.
20 You should have received a copy of the GNU General Public License
21 along with this program; if not, write to the Free Software Foundation, Inc.,
22 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
24 /* ??? Eventually more and more of this stuff can go to cpu-independent files.
33 #include "lm32-desc.h"
35 #include "cgen/basic-modes.h"
37 #include "safe-ctype.h"
40 #define min(a,b) ((a) < (b) ? (a) : (b))
42 #define max(a,b) ((a) > (b) ? (a) : (b))
44 /* Used by the ifield rtx function. */
45 #define FLD(f) (fields->f)
47 static const char * insert_normal
48 (CGEN_CPU_DESC, long, unsigned int, unsigned int, unsigned int,
49 unsigned int, unsigned int, unsigned int, CGEN_INSN_BYTES_PTR);
50 static const char * insert_insn_normal
51 (CGEN_CPU_DESC, const CGEN_INSN *,
52 CGEN_FIELDS *, CGEN_INSN_BYTES_PTR, bfd_vma);
53 static int extract_normal
54 (CGEN_CPU_DESC, CGEN_EXTRACT_INFO *, CGEN_INSN_INT,
55 unsigned int, unsigned int, unsigned int, unsigned int,
56 unsigned int, unsigned int, bfd_vma, long *);
57 static int extract_insn_normal
58 (CGEN_CPU_DESC, const CGEN_INSN *, CGEN_EXTRACT_INFO *,
59 CGEN_INSN_INT, CGEN_FIELDS *, bfd_vma);
61 static void put_insn_int_value
62 (CGEN_CPU_DESC, CGEN_INSN_BYTES_PTR, int, int, CGEN_INSN_INT);
65 static CGEN_INLINE void insert_1
66 (CGEN_CPU_DESC, unsigned long, int, int, int, unsigned char *);
67 static CGEN_INLINE int fill_cache
68 (CGEN_CPU_DESC, CGEN_EXTRACT_INFO *, int, int, bfd_vma);
69 static CGEN_INLINE long extract_1
70 (CGEN_CPU_DESC, CGEN_EXTRACT_INFO *, int, int, int, unsigned char *, bfd_vma);
73 /* Operand insertion. */
77 /* Subroutine of insert_normal. */
79 static CGEN_INLINE void
80 insert_1 (CGEN_CPU_DESC cd,
90 x = cgen_get_insn_value (cd, bufp, word_length);
92 /* Written this way to avoid undefined behaviour. */
93 mask = (((1L << (length - 1)) - 1) << 1) | 1;
95 shift = (start + 1) - length;
97 shift = (word_length - (start + length));
98 x = (x & ~(mask << shift)) | ((value & mask) << shift);
100 cgen_put_insn_value (cd, bufp, word_length, (bfd_vma) x);
103 #endif /* ! CGEN_INT_INSN_P */
105 /* Default insertion routine.
107 ATTRS is a mask of the boolean attributes.
108 WORD_OFFSET is the offset in bits from the start of the insn of the value.
109 WORD_LENGTH is the length of the word in bits in which the value resides.
110 START is the starting bit number in the word, architecture origin.
111 LENGTH is the length of VALUE in bits.
112 TOTAL_LENGTH is the total length of the insn in bits.
114 The result is an error message or NULL if success. */
116 /* ??? This duplicates functionality with bfd's howto table and
117 bfd_install_relocation. */
118 /* ??? This doesn't handle bfd_vma's. Create another function when
122 insert_normal (CGEN_CPU_DESC cd,
125 unsigned int word_offset,
128 unsigned int word_length,
129 unsigned int total_length,
130 CGEN_INSN_BYTES_PTR buffer)
132 static char errbuf[100];
133 /* Written this way to avoid undefined behaviour. */
134 unsigned long mask = (((1L << (length - 1)) - 1) << 1) | 1;
136 /* If LENGTH is zero, this operand doesn't contribute to the value. */
140 if (word_length > 8 * sizeof (CGEN_INSN_INT))
143 /* For architectures with insns smaller than the base-insn-bitsize,
144 word_length may be too big. */
145 if (cd->min_insn_bitsize < cd->base_insn_bitsize)
148 && word_length > total_length)
149 word_length = total_length;
152 /* Ensure VALUE will fit. */
153 if (CGEN_BOOL_ATTR (attrs, CGEN_IFLD_SIGN_OPT))
155 long minval = - (1L << (length - 1));
156 unsigned long maxval = mask;
158 if ((value > 0 && (unsigned long) value > maxval)
161 /* xgettext:c-format */
163 _("operand out of range (%ld not between %ld and %lu)"),
164 value, minval, maxval);
168 else if (! CGEN_BOOL_ATTR (attrs, CGEN_IFLD_SIGNED))
170 unsigned long maxval = mask;
171 unsigned long val = (unsigned long) value;
173 /* For hosts with a word size > 32 check to see if value has been sign
174 extended beyond 32 bits. If so then ignore these higher sign bits
175 as the user is attempting to store a 32-bit signed value into an
176 unsigned 32-bit field which is allowed. */
177 if (sizeof (unsigned long) > 4 && ((value >> 32) == -1))
182 /* xgettext:c-format */
184 _("operand out of range (0x%lx not between 0 and 0x%lx)"),
191 if (! cgen_signed_overflow_ok_p (cd))
193 long minval = - (1L << (length - 1));
194 long maxval = (1L << (length - 1)) - 1;
196 if (value < minval || value > maxval)
199 /* xgettext:c-format */
200 (errbuf, _("operand out of range (%ld not between %ld and %ld)"),
201 value, minval, maxval);
210 int shift_within_word, shift_to_word, shift;
212 /* How to shift the value to BIT0 of the word. */
213 shift_to_word = total_length - (word_offset + word_length);
215 /* How to shift the value to the field within the word. */
216 if (CGEN_INSN_LSB0_P)
217 shift_within_word = start + 1 - length;
219 shift_within_word = word_length - start - length;
221 /* The total SHIFT, then mask in the value. */
222 shift = shift_to_word + shift_within_word;
223 *buffer = (*buffer & ~(mask << shift)) | ((value & mask) << shift);
226 #else /* ! CGEN_INT_INSN_P */
229 unsigned char *bufp = (unsigned char *) buffer + word_offset / 8;
231 insert_1 (cd, value, start, length, word_length, bufp);
234 #endif /* ! CGEN_INT_INSN_P */
239 /* Default insn builder (insert handler).
240 The instruction is recorded in CGEN_INT_INSN_P byte order (meaning
241 that if CGEN_INSN_BYTES_PTR is an int * and thus, the value is
242 recorded in host byte order, otherwise BUFFER is an array of bytes
243 and the value is recorded in target byte order).
244 The result is an error message or NULL if success. */
247 insert_insn_normal (CGEN_CPU_DESC cd,
248 const CGEN_INSN * insn,
249 CGEN_FIELDS * fields,
250 CGEN_INSN_BYTES_PTR buffer,
253 const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
255 const CGEN_SYNTAX_CHAR_TYPE * syn;
257 CGEN_INIT_INSERT (cd);
258 value = CGEN_INSN_BASE_VALUE (insn);
260 /* If we're recording insns as numbers (rather than a string of bytes),
261 target byte order handling is deferred until later. */
265 put_insn_int_value (cd, buffer, cd->base_insn_bitsize,
266 CGEN_FIELDS_BITSIZE (fields), value);
270 cgen_put_insn_value (cd, buffer, min ((unsigned) cd->base_insn_bitsize,
271 (unsigned) CGEN_FIELDS_BITSIZE (fields)),
274 #endif /* ! CGEN_INT_INSN_P */
276 /* ??? It would be better to scan the format's fields.
277 Still need to be able to insert a value based on the operand though;
278 e.g. storing a branch displacement that got resolved later.
279 Needs more thought first. */
281 for (syn = CGEN_SYNTAX_STRING (syntax); * syn; ++ syn)
285 if (CGEN_SYNTAX_CHAR_P (* syn))
288 errmsg = (* cd->insert_operand) (cd, CGEN_SYNTAX_FIELD (*syn),
298 /* Cover function to store an insn value into an integral insn. Must go here
299 because it needs <prefix>-desc.h for CGEN_INT_INSN_P. */
302 put_insn_int_value (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
303 CGEN_INSN_BYTES_PTR buf,
308 /* For architectures with insns smaller than the base-insn-bitsize,
309 length may be too big. */
310 if (length > insn_length)
314 int shift = insn_length - length;
315 /* Written this way to avoid undefined behaviour. */
316 CGEN_INSN_INT mask = (((1L << (length - 1)) - 1) << 1) | 1;
318 *buf = (*buf & ~(mask << shift)) | ((value & mask) << shift);
323 /* Operand extraction. */
325 #if ! CGEN_INT_INSN_P
327 /* Subroutine of extract_normal.
328 Ensure sufficient bytes are cached in EX_INFO.
329 OFFSET is the offset in bytes from the start of the insn of the value.
330 BYTES is the length of the needed value.
331 Returns 1 for success, 0 for failure. */
333 static CGEN_INLINE int
334 fill_cache (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
335 CGEN_EXTRACT_INFO *ex_info,
340 /* It's doubtful that the middle part has already been fetched so
341 we don't optimize that case. kiss. */
343 disassemble_info *info = (disassemble_info *) ex_info->dis_info;
345 /* First do a quick check. */
346 mask = (1 << bytes) - 1;
347 if (((ex_info->valid >> offset) & mask) == mask)
350 /* Search for the first byte we need to read. */
351 for (mask = 1 << offset; bytes > 0; --bytes, ++offset, mask <<= 1)
352 if (! (mask & ex_info->valid))
360 status = (*info->read_memory_func)
361 (pc, ex_info->insn_bytes + offset, bytes, info);
365 (*info->memory_error_func) (status, pc, info);
369 ex_info->valid |= ((1 << bytes) - 1) << offset;
375 /* Subroutine of extract_normal. */
377 static CGEN_INLINE long
378 extract_1 (CGEN_CPU_DESC cd,
379 CGEN_EXTRACT_INFO *ex_info ATTRIBUTE_UNUSED,
384 bfd_vma pc ATTRIBUTE_UNUSED)
389 x = cgen_get_insn_value (cd, bufp, word_length);
391 if (CGEN_INSN_LSB0_P)
392 shift = (start + 1) - length;
394 shift = (word_length - (start + length));
398 #endif /* ! CGEN_INT_INSN_P */
400 /* Default extraction routine.
402 INSN_VALUE is the first base_insn_bitsize bits of the insn in host order,
403 or sometimes less for cases like the m32r where the base insn size is 32
404 but some insns are 16 bits.
405 ATTRS is a mask of the boolean attributes. We only need `SIGNED',
406 but for generality we take a bitmask of all of them.
407 WORD_OFFSET is the offset in bits from the start of the insn of the value.
408 WORD_LENGTH is the length of the word in bits in which the value resides.
409 START is the starting bit number in the word, architecture origin.
410 LENGTH is the length of VALUE in bits.
411 TOTAL_LENGTH is the total length of the insn in bits.
413 Returns 1 for success, 0 for failure. */
415 /* ??? The return code isn't properly used. wip. */
417 /* ??? This doesn't handle bfd_vma's. Create another function when
421 extract_normal (CGEN_CPU_DESC cd,
422 #if ! CGEN_INT_INSN_P
423 CGEN_EXTRACT_INFO *ex_info,
425 CGEN_EXTRACT_INFO *ex_info ATTRIBUTE_UNUSED,
427 CGEN_INSN_INT insn_value,
429 unsigned int word_offset,
432 unsigned int word_length,
433 unsigned int total_length,
434 #if ! CGEN_INT_INSN_P
437 bfd_vma pc ATTRIBUTE_UNUSED,
443 /* If LENGTH is zero, this operand doesn't contribute to the value
444 so give it a standard value of zero. */
451 if (word_length > 8 * sizeof (CGEN_INSN_INT))
454 /* For architectures with insns smaller than the insn-base-bitsize,
455 word_length may be too big. */
456 if (cd->min_insn_bitsize < cd->base_insn_bitsize)
458 if (word_offset + word_length > total_length)
459 word_length = total_length - word_offset;
462 /* Does the value reside in INSN_VALUE, and at the right alignment? */
464 if (CGEN_INT_INSN_P || (word_offset == 0 && word_length == total_length))
466 if (CGEN_INSN_LSB0_P)
467 value = insn_value >> ((word_offset + start + 1) - length);
469 value = insn_value >> (total_length - ( word_offset + start + length));
472 #if ! CGEN_INT_INSN_P
476 unsigned char *bufp = ex_info->insn_bytes + word_offset / 8;
478 if (word_length > 8 * sizeof (CGEN_INSN_INT))
481 if (fill_cache (cd, ex_info, word_offset / 8, word_length / 8, pc) == 0)
484 value = extract_1 (cd, ex_info, start, length, word_length, bufp, pc);
487 #endif /* ! CGEN_INT_INSN_P */
489 /* Written this way to avoid undefined behaviour. */
490 mask = (((1L << (length - 1)) - 1) << 1) | 1;
494 if (CGEN_BOOL_ATTR (attrs, CGEN_IFLD_SIGNED)
495 && (value & (1L << (length - 1))))
503 /* Default insn extractor.
505 INSN_VALUE is the first base_insn_bitsize bits, translated to host order.
506 The extracted fields are stored in FIELDS.
507 EX_INFO is used to handle reading variable length insns.
508 Return the length of the insn in bits, or 0 if no match,
509 or -1 if an error occurs fetching data (memory_error_func will have
513 extract_insn_normal (CGEN_CPU_DESC cd,
514 const CGEN_INSN *insn,
515 CGEN_EXTRACT_INFO *ex_info,
516 CGEN_INSN_INT insn_value,
520 const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
521 const CGEN_SYNTAX_CHAR_TYPE *syn;
523 CGEN_FIELDS_BITSIZE (fields) = CGEN_INSN_BITSIZE (insn);
525 CGEN_INIT_EXTRACT (cd);
527 for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
531 if (CGEN_SYNTAX_CHAR_P (*syn))
534 length = (* cd->extract_operand) (cd, CGEN_SYNTAX_FIELD (*syn),
535 ex_info, insn_value, fields, pc);
540 /* We recognized and successfully extracted this insn. */
541 return CGEN_INSN_BITSIZE (insn);
544 /* Machine generated code added here. */
546 const char * lm32_cgen_insert_operand
547 (CGEN_CPU_DESC, int, CGEN_FIELDS *, CGEN_INSN_BYTES_PTR, bfd_vma);
549 /* Main entry point for operand insertion.
551 This function is basically just a big switch statement. Earlier versions
552 used tables to look up the function to use, but
553 - if the table contains both assembler and disassembler functions then
554 the disassembler contains much of the assembler and vice-versa,
555 - there's a lot of inlining possibilities as things grow,
556 - using a switch statement avoids the function call overhead.
558 This function could be moved into `parse_insn_normal', but keeping it
559 separate makes clear the interface between `parse_insn_normal' and each of
560 the handlers. It's also needed by GAS to insert operands that couldn't be
561 resolved during parsing. */
564 lm32_cgen_insert_operand (CGEN_CPU_DESC cd,
566 CGEN_FIELDS * fields,
567 CGEN_INSN_BYTES_PTR buffer,
568 bfd_vma pc ATTRIBUTE_UNUSED)
570 const char * errmsg = NULL;
571 unsigned int total_length = CGEN_FIELDS_BITSIZE (fields);
575 case LM32_OPERAND_BRANCH :
577 long value = fields->f_branch;
578 value = ((SI) (((value) - (pc))) >> (2));
579 errmsg = insert_normal (cd, value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 15, 16, 32, total_length, buffer);
582 case LM32_OPERAND_CALL :
584 long value = fields->f_call;
585 value = ((SI) (((value) - (pc))) >> (2));
586 errmsg = insert_normal (cd, value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 25, 26, 32, total_length, buffer);
589 case LM32_OPERAND_CSR :
590 errmsg = insert_normal (cd, fields->f_csr, 0, 0, 25, 5, 32, total_length, buffer);
592 case LM32_OPERAND_EXCEPTION :
593 errmsg = insert_normal (cd, fields->f_exception, 0, 0, 25, 26, 32, total_length, buffer);
595 case LM32_OPERAND_GOT16 :
596 errmsg = insert_normal (cd, fields->f_imm, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, buffer);
598 case LM32_OPERAND_GOTOFFHI16 :
599 errmsg = insert_normal (cd, fields->f_imm, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, buffer);
601 case LM32_OPERAND_GOTOFFLO16 :
602 errmsg = insert_normal (cd, fields->f_imm, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, buffer);
604 case LM32_OPERAND_GP16 :
605 errmsg = insert_normal (cd, fields->f_imm, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, buffer);
607 case LM32_OPERAND_HI16 :
608 errmsg = insert_normal (cd, fields->f_uimm, 0, 0, 15, 16, 32, total_length, buffer);
610 case LM32_OPERAND_IMM :
611 errmsg = insert_normal (cd, fields->f_imm, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, buffer);
613 case LM32_OPERAND_LO16 :
614 errmsg = insert_normal (cd, fields->f_uimm, 0, 0, 15, 16, 32, total_length, buffer);
616 case LM32_OPERAND_R0 :
617 errmsg = insert_normal (cd, fields->f_r0, 0, 0, 25, 5, 32, total_length, buffer);
619 case LM32_OPERAND_R1 :
620 errmsg = insert_normal (cd, fields->f_r1, 0, 0, 20, 5, 32, total_length, buffer);
622 case LM32_OPERAND_R2 :
623 errmsg = insert_normal (cd, fields->f_r2, 0, 0, 15, 5, 32, total_length, buffer);
625 case LM32_OPERAND_SHIFT :
626 errmsg = insert_normal (cd, fields->f_shift, 0, 0, 4, 5, 32, total_length, buffer);
628 case LM32_OPERAND_UIMM :
629 errmsg = insert_normal (cd, fields->f_uimm, 0, 0, 15, 16, 32, total_length, buffer);
631 case LM32_OPERAND_USER :
632 errmsg = insert_normal (cd, fields->f_user, 0, 0, 10, 11, 32, total_length, buffer);
636 /* xgettext:c-format */
637 fprintf (stderr, _("Unrecognized field %d while building insn.\n"),
645 int lm32_cgen_extract_operand
646 (CGEN_CPU_DESC, int, CGEN_EXTRACT_INFO *, CGEN_INSN_INT, CGEN_FIELDS *, bfd_vma);
648 /* Main entry point for operand extraction.
649 The result is <= 0 for error, >0 for success.
650 ??? Actual values aren't well defined right now.
652 This function is basically just a big switch statement. Earlier versions
653 used tables to look up the function to use, but
654 - if the table contains both assembler and disassembler functions then
655 the disassembler contains much of the assembler and vice-versa,
656 - there's a lot of inlining possibilities as things grow,
657 - using a switch statement avoids the function call overhead.
659 This function could be moved into `print_insn_normal', but keeping it
660 separate makes clear the interface between `print_insn_normal' and each of
664 lm32_cgen_extract_operand (CGEN_CPU_DESC cd,
666 CGEN_EXTRACT_INFO *ex_info,
667 CGEN_INSN_INT insn_value,
668 CGEN_FIELDS * fields,
671 /* Assume success (for those operands that are nops). */
673 unsigned int total_length = CGEN_FIELDS_BITSIZE (fields);
677 case LM32_OPERAND_BRANCH :
680 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 15, 16, 32, total_length, pc, & value);
681 value = ((pc) + (((SI) (((value) << (16))) >> (14))));
682 fields->f_branch = value;
685 case LM32_OPERAND_CALL :
688 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 25, 26, 32, total_length, pc, & value);
689 value = ((pc) + (((SI) (((value) << (6))) >> (4))));
690 fields->f_call = value;
693 case LM32_OPERAND_CSR :
694 length = extract_normal (cd, ex_info, insn_value, 0, 0, 25, 5, 32, total_length, pc, & fields->f_csr);
696 case LM32_OPERAND_EXCEPTION :
697 length = extract_normal (cd, ex_info, insn_value, 0, 0, 25, 26, 32, total_length, pc, & fields->f_exception);
699 case LM32_OPERAND_GOT16 :
700 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, pc, & fields->f_imm);
702 case LM32_OPERAND_GOTOFFHI16 :
703 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, pc, & fields->f_imm);
705 case LM32_OPERAND_GOTOFFLO16 :
706 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, pc, & fields->f_imm);
708 case LM32_OPERAND_GP16 :
709 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, pc, & fields->f_imm);
711 case LM32_OPERAND_HI16 :
712 length = extract_normal (cd, ex_info, insn_value, 0, 0, 15, 16, 32, total_length, pc, & fields->f_uimm);
714 case LM32_OPERAND_IMM :
715 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, pc, & fields->f_imm);
717 case LM32_OPERAND_LO16 :
718 length = extract_normal (cd, ex_info, insn_value, 0, 0, 15, 16, 32, total_length, pc, & fields->f_uimm);
720 case LM32_OPERAND_R0 :
721 length = extract_normal (cd, ex_info, insn_value, 0, 0, 25, 5, 32, total_length, pc, & fields->f_r0);
723 case LM32_OPERAND_R1 :
724 length = extract_normal (cd, ex_info, insn_value, 0, 0, 20, 5, 32, total_length, pc, & fields->f_r1);
726 case LM32_OPERAND_R2 :
727 length = extract_normal (cd, ex_info, insn_value, 0, 0, 15, 5, 32, total_length, pc, & fields->f_r2);
729 case LM32_OPERAND_SHIFT :
730 length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 5, 32, total_length, pc, & fields->f_shift);
732 case LM32_OPERAND_UIMM :
733 length = extract_normal (cd, ex_info, insn_value, 0, 0, 15, 16, 32, total_length, pc, & fields->f_uimm);
735 case LM32_OPERAND_USER :
736 length = extract_normal (cd, ex_info, insn_value, 0, 0, 10, 11, 32, total_length, pc, & fields->f_user);
740 /* xgettext:c-format */
741 fprintf (stderr, _("Unrecognized field %d while decoding insn.\n"),
749 cgen_insert_fn * const lm32_cgen_insert_handlers[] =
754 cgen_extract_fn * const lm32_cgen_extract_handlers[] =
759 int lm32_cgen_get_int_operand (CGEN_CPU_DESC, int, const CGEN_FIELDS *);
760 bfd_vma lm32_cgen_get_vma_operand (CGEN_CPU_DESC, int, const CGEN_FIELDS *);
762 /* Getting values from cgen_fields is handled by a collection of functions.
763 They are distinguished by the type of the VALUE argument they return.
764 TODO: floating point, inlining support, remove cases where result type
768 lm32_cgen_get_int_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
770 const CGEN_FIELDS * fields)
776 case LM32_OPERAND_BRANCH :
777 value = fields->f_branch;
779 case LM32_OPERAND_CALL :
780 value = fields->f_call;
782 case LM32_OPERAND_CSR :
783 value = fields->f_csr;
785 case LM32_OPERAND_EXCEPTION :
786 value = fields->f_exception;
788 case LM32_OPERAND_GOT16 :
789 value = fields->f_imm;
791 case LM32_OPERAND_GOTOFFHI16 :
792 value = fields->f_imm;
794 case LM32_OPERAND_GOTOFFLO16 :
795 value = fields->f_imm;
797 case LM32_OPERAND_GP16 :
798 value = fields->f_imm;
800 case LM32_OPERAND_HI16 :
801 value = fields->f_uimm;
803 case LM32_OPERAND_IMM :
804 value = fields->f_imm;
806 case LM32_OPERAND_LO16 :
807 value = fields->f_uimm;
809 case LM32_OPERAND_R0 :
810 value = fields->f_r0;
812 case LM32_OPERAND_R1 :
813 value = fields->f_r1;
815 case LM32_OPERAND_R2 :
816 value = fields->f_r2;
818 case LM32_OPERAND_SHIFT :
819 value = fields->f_shift;
821 case LM32_OPERAND_UIMM :
822 value = fields->f_uimm;
824 case LM32_OPERAND_USER :
825 value = fields->f_user;
829 /* xgettext:c-format */
830 fprintf (stderr, _("Unrecognized field %d while getting int operand.\n"),
839 lm32_cgen_get_vma_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
841 const CGEN_FIELDS * fields)
847 case LM32_OPERAND_BRANCH :
848 value = fields->f_branch;
850 case LM32_OPERAND_CALL :
851 value = fields->f_call;
853 case LM32_OPERAND_CSR :
854 value = fields->f_csr;
856 case LM32_OPERAND_EXCEPTION :
857 value = fields->f_exception;
859 case LM32_OPERAND_GOT16 :
860 value = fields->f_imm;
862 case LM32_OPERAND_GOTOFFHI16 :
863 value = fields->f_imm;
865 case LM32_OPERAND_GOTOFFLO16 :
866 value = fields->f_imm;
868 case LM32_OPERAND_GP16 :
869 value = fields->f_imm;
871 case LM32_OPERAND_HI16 :
872 value = fields->f_uimm;
874 case LM32_OPERAND_IMM :
875 value = fields->f_imm;
877 case LM32_OPERAND_LO16 :
878 value = fields->f_uimm;
880 case LM32_OPERAND_R0 :
881 value = fields->f_r0;
883 case LM32_OPERAND_R1 :
884 value = fields->f_r1;
886 case LM32_OPERAND_R2 :
887 value = fields->f_r2;
889 case LM32_OPERAND_SHIFT :
890 value = fields->f_shift;
892 case LM32_OPERAND_UIMM :
893 value = fields->f_uimm;
895 case LM32_OPERAND_USER :
896 value = fields->f_user;
900 /* xgettext:c-format */
901 fprintf (stderr, _("Unrecognized field %d while getting vma operand.\n"),
909 void lm32_cgen_set_int_operand (CGEN_CPU_DESC, int, CGEN_FIELDS *, int);
910 void lm32_cgen_set_vma_operand (CGEN_CPU_DESC, int, CGEN_FIELDS *, bfd_vma);
912 /* Stuffing values in cgen_fields is handled by a collection of functions.
913 They are distinguished by the type of the VALUE argument they accept.
914 TODO: floating point, inlining support, remove cases where argument type
918 lm32_cgen_set_int_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
920 CGEN_FIELDS * fields,
925 case LM32_OPERAND_BRANCH :
926 fields->f_branch = value;
928 case LM32_OPERAND_CALL :
929 fields->f_call = value;
931 case LM32_OPERAND_CSR :
932 fields->f_csr = value;
934 case LM32_OPERAND_EXCEPTION :
935 fields->f_exception = value;
937 case LM32_OPERAND_GOT16 :
938 fields->f_imm = value;
940 case LM32_OPERAND_GOTOFFHI16 :
941 fields->f_imm = value;
943 case LM32_OPERAND_GOTOFFLO16 :
944 fields->f_imm = value;
946 case LM32_OPERAND_GP16 :
947 fields->f_imm = value;
949 case LM32_OPERAND_HI16 :
950 fields->f_uimm = value;
952 case LM32_OPERAND_IMM :
953 fields->f_imm = value;
955 case LM32_OPERAND_LO16 :
956 fields->f_uimm = value;
958 case LM32_OPERAND_R0 :
959 fields->f_r0 = value;
961 case LM32_OPERAND_R1 :
962 fields->f_r1 = value;
964 case LM32_OPERAND_R2 :
965 fields->f_r2 = value;
967 case LM32_OPERAND_SHIFT :
968 fields->f_shift = value;
970 case LM32_OPERAND_UIMM :
971 fields->f_uimm = value;
973 case LM32_OPERAND_USER :
974 fields->f_user = value;
978 /* xgettext:c-format */
979 fprintf (stderr, _("Unrecognized field %d while setting int operand.\n"),
986 lm32_cgen_set_vma_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
988 CGEN_FIELDS * fields,
993 case LM32_OPERAND_BRANCH :
994 fields->f_branch = value;
996 case LM32_OPERAND_CALL :
997 fields->f_call = value;
999 case LM32_OPERAND_CSR :
1000 fields->f_csr = value;
1002 case LM32_OPERAND_EXCEPTION :
1003 fields->f_exception = value;
1005 case LM32_OPERAND_GOT16 :
1006 fields->f_imm = value;
1008 case LM32_OPERAND_GOTOFFHI16 :
1009 fields->f_imm = value;
1011 case LM32_OPERAND_GOTOFFLO16 :
1012 fields->f_imm = value;
1014 case LM32_OPERAND_GP16 :
1015 fields->f_imm = value;
1017 case LM32_OPERAND_HI16 :
1018 fields->f_uimm = value;
1020 case LM32_OPERAND_IMM :
1021 fields->f_imm = value;
1023 case LM32_OPERAND_LO16 :
1024 fields->f_uimm = value;
1026 case LM32_OPERAND_R0 :
1027 fields->f_r0 = value;
1029 case LM32_OPERAND_R1 :
1030 fields->f_r1 = value;
1032 case LM32_OPERAND_R2 :
1033 fields->f_r2 = value;
1035 case LM32_OPERAND_SHIFT :
1036 fields->f_shift = value;
1038 case LM32_OPERAND_UIMM :
1039 fields->f_uimm = value;
1041 case LM32_OPERAND_USER :
1042 fields->f_user = value;
1046 /* xgettext:c-format */
1047 fprintf (stderr, _("Unrecognized field %d while setting vma operand.\n"),
1053 /* Function to call before using the instruction builder tables. */
1056 lm32_cgen_init_ibld_table (CGEN_CPU_DESC cd)
1058 cd->insert_handlers = & lm32_cgen_insert_handlers[0];
1059 cd->extract_handlers = & lm32_cgen_extract_handlers[0];
1061 cd->insert_operand = lm32_cgen_insert_operand;
1062 cd->extract_operand = lm32_cgen_extract_operand;
1064 cd->get_int_operand = lm32_cgen_get_int_operand;
1065 cd->set_int_operand = lm32_cgen_set_int_operand;
1066 cd->get_vma_operand = lm32_cgen_get_vma_operand;
1067 cd->set_vma_operand = lm32_cgen_set_vma_operand;