1 2018-09-13 Jan Beulich <jbeulich@suse.com>
3 * i386-opc.tbl: Drop IgnoreSize from AVX512VL insns where
5 * i386-tbl.h: Re-generate.
7 2018-09-13 Jan Beulich <jbeulich@suse.com>
9 * i386-opc.tbl: Drop IgnoreSize from AVX512ER insns where
11 * i386-tbl.h: Re-generate.
13 2018-09-13 Jan Beulich <jbeulich@suse.com>
15 * i386-opc.tbl: Drop IgnoreSize from AVX512F insns where
17 * i386-tbl.h: Re-generate.
19 2018-09-13 Jan Beulich <jbeulich@suse.com>
21 * i386-opc.tbl: Drop IgnoreSize from SHA insns.
22 * i386-tbl.h: Re-generate.
24 2018-09-13 Jan Beulich <jbeulich@suse.com>
26 * i386-opc.tbl: Drop IgnoreSize from XOP and SSE4a insns.
27 * i386-tbl.h: Re-generate.
29 2018-09-13 Jan Beulich <jbeulich@suse.com>
31 * i386-opc.tbl: Drop IgnoreSize from AVX2 insns where
33 * i386-tbl.h: Re-generate.
35 2018-09-13 Jan Beulich <jbeulich@suse.com>
37 * i386-opc.tbl: Drop IgnoreSize from AVX insns where
39 * i386-tbl.h: Re-generate.
41 2018-09-13 Jan Beulich <jbeulich@suse.com>
43 * i386-opc.tbl: Drop IgnoreSize from GNFI insns.
44 * i386-tbl.h: Re-generate.
46 2018-09-13 Jan Beulich <jbeulich@suse.com>
48 * i386-opc.tbl: Drop IgnoreSize from PCLMUL/VPCLMUL insns.
49 * i386-tbl.h: Re-generate.
51 2018-09-13 Jan Beulich <jbeulich@suse.com>
53 * i386-opc.tbl: Drop IgnoreSize from AES/VAES insns.
54 * i386-tbl.h: Re-generate.
56 2018-09-13 Jan Beulich <jbeulich@suse.com>
58 * i386-opc.tbl: Drop IgnoreSize from SSE4.2 insns where
60 * i386-tbl.h: Re-generate.
62 2018-09-13 Jan Beulich <jbeulich@suse.com>
64 * i386-opc.tbl: Drop IgnoreSize from SSE4.1 insns where
66 * i386-tbl.h: Re-generate.
68 2018-09-13 Jan Beulich <jbeulich@suse.com>
70 * i386-opc.tbl: Drop IgnoreSize from SSSE3 insns where
72 * i386-tbl.h: Re-generate.
74 2018-09-13 Jan Beulich <jbeulich@suse.com>
76 * i386-opc.tbl: Drop IgnoreSize from SSE3 insns where meaningless.
77 * i386-tbl.h: Re-generate.
79 2018-09-13 Jan Beulich <jbeulich@suse.com>
81 * i386-opc.tbl: Drop IgnoreSize from SSE2 insns where meaningless.
82 * i386-tbl.h: Re-generate.
84 2018-09-13 Jan Beulich <jbeulich@suse.com>
86 * i386-opc.tbl: Drop IgnoreSize from SSE insns where meaningless.
87 * i386-tbl.h: Re-generate.
89 2018-09-13 Jan Beulich <jbeulich@suse.com>
91 * i386-opc.tbl (crc32, incsspq, rdsspq): Drop Rex64.
92 (vpbroadcastw, rdpid): Drop NoRex64.
93 * i386-tbl.h: Re-generate.
95 2018-09-13 Jan Beulich <jbeulich@suse.com>
97 * i386-opc.tbl (vmovsd, vmovss): Fold register form load and
98 store templates, adding D.
99 * i386-tbl.h: Re-generate.
101 2018-09-13 Jan Beulich <jbeulich@suse.com>
103 * i386-opc.tbl (bndmov, kmovb, kmovd, kmovq, kmovw, movapd,
104 movaps, movd, movdqa, movdqu, movhpd, movhps, movlpd, movlps,
105 movq, movsd, movss, movupd, movups, vmovapd, vmovaps, vmovd,
106 vmovdqa, vmovdqa32, vmovdqa64, vmovdqu, vmovdqu16, vmovdqu32,
107 vmovdqu64, vmovdqu8, vmovq, vmovsd, vmovss, vmovupd, vmovups):
108 Fold load and store templates where possible, adding D. Drop
109 IgnoreSize where it was pointlessly present. Drop redundant
111 * i386-tbl.h: Re-generate.
113 2018-09-13 Jan Beulich <jbeulich@suse.com>
115 * i386-dis.c (Mv_bnd, v_bndmk_mode): New.
116 (mod_table): Use Mv_bnd for bndldx, bndstx, and bndmk.
117 (intel_operand_size): Handle v_bndmk_mode.
118 (OP_E_memory): Likewise. Produce (bad) when also riprel.
120 2018-09-08 John Darrington <john@darrington.wattle.id.au>
122 * disassemble.c (ARCH_s12z): Define if ARCH_all.
124 2018-08-31 Kito Cheng <kito@andestech.com>
126 * riscv-opc.c (riscv_opcodes): Fix incorrect subset info for
127 compressed floating point instructions.
129 2018-08-30 Kito Cheng <kito@andestech.com>
131 * riscv-dis.c (riscv_disassemble_insn): Check XLEN by
132 riscv_opcode.xlen_requirement.
133 * riscv-opc.c (riscv_opcodes): Update for struct change.
135 2018-08-29 Martin Aberg <maberg@gaisler.com>
137 * sparc-opc.c (sparc_opcodes): Add Leon specific partial write
138 psr (PWRPSR) instruction.
140 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
142 * mips-dis.c (mips_arch_choices): Add gs264e descriptors.
144 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
146 * mips-dis.c (mips_arch_choices): Add gs464e descriptors.
148 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
150 * mips-dis.c (mips_arch_choices): Add gs464 descriptors, Keep
151 loongson3a as an alias of gs464 for compatibility.
152 * mips-opc.c (mips_opcodes): Change Comments.
154 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
156 * mips-dis.c (parse_mips_ase_option): Handle -M loongson-ext
158 (print_mips_disassembler_options): Document -M loongson-ext.
159 * mips-opc.c (LEXT2): New macro.
160 (mips_opcodes): Add cto, ctz, dcto, dctz instructions.
162 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
164 * mips-dis.c (mips_arch_choices): Add EXT to loongson3a
166 (parse_mips_ase_option): Handle -M loongson-ext option.
167 (print_mips_disassembler_options): Document -M loongson-ext.
168 * mips-opc.c (IL3A): Delete.
169 * mips-opc.c (LEXT): New macro.
170 (mips_opcodes): Replace IL2F|IL3A marking with LEXT for EXT
173 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
175 * mips-dis.c (mips_arch_choices): Add CAM to loongson3a
177 (parse_mips_ase_option): Handle -M loongson-cam option.
178 (print_mips_disassembler_options): Document -M loongson-cam.
179 * mips-opc.c (LCAM): New macro.
180 (mips_opcodes): Replace IL2F|IL3A marking with LCAM for CAM
183 2018-08-21 Alan Modra <amodra@gmail.com>
185 * ppc-dis.c (operand_value_powerpc): Init "invalid".
186 (skip_optional_operands): Count optional operands, and update
187 ppc_optional_operand_value call.
188 * ppc-opc.c (extract_dxdn): Remove ATTRIBUTE_UNUSED from used arg.
189 (extract_vlensi): Likewise.
190 (extract_fxm): Return default value for missing optional operand.
191 (extract_ls, extract_raq, extract_tbr): Likewise.
192 (insert_sxl, extract_sxl): New functions.
193 (insert_esync, extract_esync): Remove Power9 handling and simplify.
194 (powerpc_operands <FXM4, TBR>): Delete PPC_OPERAND_OPTIONAL_VALUE
195 flag and extra entry.
196 (powerpc_operands <SXL>): Likewise, and use insert_sxl and
199 2018-08-20 Alan Modra <amodra@gmail.com>
201 * sh-opc.h (MASK): Simplify.
203 2018-08-18 John Darrington <john@darrington.wattle.id.au>
205 * s12z-dis.c (bm_decode): Deal with cases where the mode is
206 BM_RESERVED0 or BM_RESERVED1
207 (bm_rel_decode, bm_n_bytes): Ditto.
209 2018-08-18 John Darrington <john@darrington.wattle.id.au>
213 2018-08-14 H.J. Lu <hongjiu.lu@intel.com>
215 * i386-dis.c (OP_E_memory): In 64-bit mode, display eiz for
216 address with the addr32 prefix and without base nor index
219 2018-08-11 H.J. Lu <hongjiu.lu@intel.com>
221 * i386-gen.c (cpu_flag_init): Add CpuCMOV and CpuFXSR to
222 CPU_I686_FLAGS. Add CPU_CMOV_FLAGS, CPU_FXSR_FLAGS,
223 CPU_ANY_CMOV_FLAGS and CPU_ANY_FXSR_FLAGS.
224 (cpu_flags): Add CpuCMOV and CpuFXSR.
225 * i386-opc.tbl: Replace Cpu686 with CpuFXSR on fxsave, fxsave64,
226 fxrstor and fxrstor64. Replace Cpu686 with CpuCMOV on cmovCC.
227 * i386-init.h: Regenerated.
228 * i386-tbl.h: Likewise.
230 2018-08-06 Claudiu Zissulescu <claziss@synopsys.com>
232 * arc-regs.h: Update auxiliary registers.
234 2018-08-06 Jan Beulich <jbeulich@suse.com>
236 * i386-opc.h (RegRip, RegEip, RegEiz, RegRiz): Drop defines.
237 (RegIP, RegIZ): Define.
238 * i386-reg.tbl: Adjust comments.
239 (rip): Use Qword instead of BaseIndex. Use RegIP.
240 (eip): Use Dword instead of BaseIndex. Use RegIP.
241 (riz): Add Qword. Use RegIZ.
242 (eiz): Add Dword. Use RegIZ.
243 * i386-tbl.h: Re-generate.
245 2018-08-03 Jan Beulich <jbeulich@suse.com>
247 * i386-opc.tbl (pmovsxbw, pmovsxdq, pmovsxwd, pmovzxbw,
248 pmovzxdq, pmovzxwd, vpmovsxbw, vpmovsxdq, vpmovsxwd, vpmovzxbw,
249 vpmovzxdq, vpmovzxwd): Remove NoRex64.
250 * i386-tbl.h: Re-generate.
252 2018-08-03 Jan Beulich <jbeulich@suse.com>
254 * i386-gen.c (operand_types): Remove Mem field.
255 * i386-opc.h (union i386_operand_type): Remove mem field.
256 * i386-init.h, i386-tbl.h: Re-generate.
258 2018-08-01 Alan Modra <amodra@gmail.com>
260 * po/POTFILES.in: Regenerate.
262 2018-07-31 Nick Clifton <nickc@redhat.com>
264 * po/sv.po: Updated Swedish translation.
266 2018-07-31 Jan Beulich <jbeulich@suse.com>
268 * i386-opc.tbl (kandnd, kandnq, kxord, kxorq): Add Optimize.
269 * i386-init.h, i386-tbl.h: Re-generate.
271 2018-07-31 Jan Beulich <jbeulich@suse.com>
273 * i386-opc.h (ZEROING_MASKING) Rename to ...
274 (DYNAMIC_MASKING): ... this. Adjust comment.
275 * i386-opc.tbl (MaskingMorZ): Define.
276 (vcompresspd, vcompressps, vcvtps2ph, vextractf32x4,
277 vextractf32x8, vextractf64x2, vextractf64x4, vextracti32x4,
278 vextracti32x8, vextracti64x2, vextracti64x4, vmovapd, vmovaps,
279 vmovdqa32, vmovdqa64, vmovdqu8, vmovdqu16, vmovdqu32, vmovdqu64,
280 vmovupd, vmovups, vpcompressb, vpcompressw, vpcompressd,
281 vpcompressq, vpmovdb, vpmovdw, vpmovqb, vpmovqd, vpmovqw,
282 vpmovsdb, vpmovsdw, vpmovsqb, vpmovsqd, vpmovsqw, vpmovswb,
283 vpmovusdb, vpmovusdw, vpmovusqb, vpmovusqd, vpmovusqw,
284 vpmovuswb, vpmovwb): Fold AVX512 register and memory forms.
286 2018-07-31 Jan Beulich <jbeulich@suse.com>
288 * i386-opc.tbl: Use element rather than vector size for AVX512*
289 scatter/gather insns.
290 * i386-tbl.h: Re-generate.
292 2018-07-31 Jan Beulich <jbeulich@suse.com>
294 * i386-gen.c (cpu_flag_init): Drop CpuVREX uses.
295 (cpu_flags): Drop CpuVREX.
296 * i386-opc.h (CpuVREX): Delete.
297 (union i386_cpu_flags): Remove cpuvrex.
298 * i386-init.h, i386-tbl.h: Re-generate.
300 2018-07-30 Jim Wilson <jimw@sifive.com>
302 * riscv-dis.c (riscv_disassemble_insn): Set insn_type and data_size
304 * riscv-opc.c (riscv_opcodes): Use new INSN_* flags to annotate insns.
306 2018-07-30 Andrew Jenner <andrew@codesourcery.com>
308 * Makefile.am (TARGET_LIBOPCODES_CFILES): Add csky-dis.c.
309 * Makefile.in: Regenerated.
310 * configure.ac: Add C-SKY.
311 * configure: Regenerated.
312 * csky-dis.c: New file.
313 * csky-opc.h: New file.
314 * disassemble.c (ARCH_csky): Define.
315 (disassembler, disassemble_init_for_target): Add case for ARCH_csky.
316 * disassemble.h (print_insn_csky, csky_get_disassembler): Declare.
318 2018-07-27 Alan Modra <amodra@gmail.com>
320 * ppc-opc.c (insert_sprbat): Correct function parameter and
322 (extract_sprbat): Likewise, variable too.
324 2018-07-26 Alex Chadwick <Alex.Chadwick@cl.cam.ac.uk>
325 Alan Modra <amodra@gmail.com>
327 * ppc-dis.c (ppc_opts): Add -mgekko and -mbroadway.
328 (powerpc_init_dialect): Handle bfd_mach_ppc_750.
329 * ppc-opc.c (insert_sprbat, extract_sprbat): New functions to
330 support disjointed BAT.
331 (powerpc_operands): Allow extra bit in SPRBAT_MASK. Add SPRGQR.
332 (XSPRGQR_MASK, GEKKO, BROADWAY): Define.
333 (powerpc_opcodes): Add 750cl extended mnemonics for spr access.
335 2018-07-25 H.J. Lu <hongjiu.lu@intel.com>
336 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
338 * i386-gen.c (adjust_broadcast_modifier): New function.
339 (process_i386_opcode_modifier): Add an argument for operands.
340 Adjust the Broadcast value based on operands.
341 (output_i386_opcode): Pass operand_types to
342 process_i386_opcode_modifier.
343 (process_i386_opcodes): Pass NULL as operands to
344 process_i386_opcode_modifier.
345 * i386-opc.h (BYTE_BROADCAST): New.
346 (WORD_BROADCAST): Likewise.
347 (DWORD_BROADCAST): Likewise.
348 (QWORD_BROADCAST): Likewise.
349 (i386_opcode_modifier): Expand broadcast to 3 bits.
350 * i386-tbl.h: Regenerated.
352 2018-07-24 Alan Modra <amodra@gmail.com>
355 * or1k-desc.h: Regenerate.
357 2018-07-24 Jan Beulich <jbeulich@suse.com>
359 * i386-dis-evex.h (evex_table): Add %LQ to vcvtsi2ss, vcvtsi2sd,
360 vcvtusi2ss, and vcvtusi2sd.
361 * i386-opc.tbl (vcvtsi2sd, vcvtusi2sd, vcvtsi2ss, vcvtusi2ss):
362 Convert AVX512F variants to distinct CpuNo64 and Cpu64 forms.
363 * i386-tbl.h: Re-generate.
365 2018-07-23 Claudiu Zissulescu <claziss@synopsys.com>
367 * arc-opc.c (extract_w6): Fix extending the sign.
369 2018-07-23 Claudiu Zissulescu <claziss@synopsys.com>
371 * arc-tbl.h (vewt): Allow it for ARC EM family.
373 2018-07-23 Alan Modra <amodra@gmail.com>
376 * ppc-opc.c (powerpc_opcodes): Add mtupmc/mfupmc/mfpmc extended
377 opcode variants for mtspr/mfspr encodings.
379 2018-07-20 Chenghua Xu <paul.hua.gm@gmail.com>
380 Maciej W. Rozycki <macro@mips.com>
382 * mips-dis.c (mips_arch_choices): Add MMI to loongson2f and
383 loongson3a descriptors.
384 (parse_mips_ase_option): Handle -M loongson-mmi option.
385 (print_mips_disassembler_options): Document -M loongson-mmi.
386 * mips-opc.c (LMMI): New macro.
387 (mips_opcodes): Replace IL2F|IL3A marking with LMMI for MMI
390 2018-07-19 Jan Beulich <jbeulich@suse.com>
392 * i386-opc.tbl (vcvtpd2dq, vcvtpd2ps, vcvttpd2dq, vcvtpd2udq,
393 vcvtqq2ps, vcvtuqq2ps): Fold 128- and 256-bit templates. Drop
394 IgnoreSize and [XYZ]MMword where applicable.
395 * i386-tbl.h: Re-generate.
397 2018-07-19 Jan Beulich <jbeulich@suse.com>
399 * i386-opc.tbl (vfpclasspd, vfpclassps): Fold.
400 (vfpclasspdz, vfpclasspsz): Drop IgnoreSize and ZmmWord.
401 (vfpclasspdx, vfpclasspsx): Drop IgnoreSize and XmmWord.
402 (vfpclasspdy, vfpclasspsy): Drop IgnoreSize and YmmWord.
403 * i386-tbl.h: Re-generate.
405 2018-07-19 Jan Beulich <jbeulich@suse.com>
407 * i386-opc.tbl: Fold AVX512IFMA, AVX512VBMI, AVX512_VPOPCNTDQ,
408 AVX512_VBMI2, AVX512_VNNI, AVX512_BITALG, GFNI, VAES, and
409 VPCLMULQDQ templates into their respective AVX512VL counterparts
410 where possible, using Disp8ShiftVL and CheckRegSize instead of
411 Evex= plus Disp8MemShift= (plus often IgnoreSize) as appropriate.
412 * i386-tbl.h: Re-generate.
414 2018-07-19 Jan Beulich <jbeulich@suse.com>
416 * i386-opc.tbl: Fold AVX512DQ templates into their respective
417 AVX512VL counterparts where possible, using Disp8ShiftVL and
418 CheckRegSize instead of Evex= plus Disp8MemShift= (plus often
419 IgnoreSize) as appropriate.
420 * i386-tbl.h: Re-generate.
422 2018-07-19 Jan Beulich <jbeulich@suse.com>
424 * i386-opc.tbl: Fold AVX512BW templates into their respective
425 AVX512VL counterparts where possible, using Disp8ShiftVL and
426 CheckRegSize instead of Evex= plus Disp8MemShift= (plus often
427 IgnoreSize) as appropriate.
428 * i386-tbl.h: Re-generate.
430 2018-07-19 Jan Beulich <jbeulich@suse.com>
432 * i386-opc.tbl: Fold AVX512CD templates into their respective
433 AVX512VL counterparts where possible, using Disp8ShiftVL and
434 CheckRegSize instead of Evex= plus Disp8MemShift= (plus often
435 IgnoreSize) as appropriate.
436 * i386-tbl.h: Re-generate.
438 2018-07-19 Jan Beulich <jbeulich@suse.com>
440 * i386-opc.h (DISP8_SHIFT_VL): New.
441 * i386-opc.tbl (Disp8ShiftVL): Define.
442 (various): Fold AVX512VL templates into their respective
443 AVX512F counterparts where possible, using Disp8ShiftVL and
444 CheckRegSize instead of Evex= plus Disp8MemShift= (plus often
445 IgnoreSize) as appropriate.
446 * i386-tbl.h: Re-generate.
448 2018-07-19 Jan Beulich <jbeulich@suse.com>
450 * Makefile.am: Change dependencies and rule for
451 $(srcdir)/i386-init.h.
452 * Makefile.in: Re-generate.
453 * i386-gen.c (process_i386_opcodes): New local variable
454 "marker". Drop opening of input file. Recognize marker and line
456 * i386-opc.tbl (OPCODE_I386_H): Define.
457 (i386-opc.h): Include it.
460 2018-07-18 H.J. Lu <hongjiu.lu@intel.com>
463 * i386-opc.h (Byte): Update comments.
472 * i386-opc.tbl: Split vcvtps2qq, vcvtps2uqq, vcvttps2qq and
474 * i386-tbl.h: Regenerated.
476 2018-07-12 Sudakshina Das <sudi.das@arm.com>
478 * aarch64-tbl.h (aarch64_opcode_table): Add entry for
479 ssbb and pssbb and update dsb flags to F_HAS_ALIAS.
480 * aarch64-asm-2.c: Regenerate.
481 * aarch64-dis-2.c: Regenerate.
482 * aarch64-opc-2.c: Regenerate.
484 2018-07-12 Tamar Christina <tamar.christina@arm.com>
487 * aarch64-tbl.h (sqdmlal, sqdmlal2, smlsl, smlsl2, sqdmlsl, sqdmlsl2,
488 mul, smull, smull2, sqdmull, sqdmull2, sqdmulh, sqrdmulh, mla, umlal,
489 umlal2, mls, umlsl, umlsl2, umull, umull2, sqdmlal, sqdmlsl, sqdmull,
490 sqdmulh, sqrdmulh): Use Em16.
492 2018-07-11 Sudakshina Das <sudi.das@arm.com>
494 * arm-dis.c (arm_opcodes): Add ssbb and pssbb and move
495 csdb together with them.
496 (thumb32_opcodes): Likewise.
498 2018-07-11 Jan Beulich <jbeulich@suse.com>
500 * i386-opc.tbl (monitor, monitorx): Add 64-bit template
501 requiring 32-bit registers as operands 2 and 3. Improve
503 (mwait, mwaitx): Fold templates. Improve comments.
504 OPERAND_TYPE_INOUTPORTREG.
505 * i386-tbl.h: Re-generate.
507 2018-07-11 Jan Beulich <jbeulich@suse.com>
509 * i386-gen.c (operand_type_init): Remove
510 OPERAND_TYPE_REG16_INOUTPORTREG entry and one instance of
511 OPERAND_TYPE_INOUTPORTREG.
512 * i386-init.h: Re-generate.
514 2018-07-11 Jan Beulich <jbeulich@suse.com>
516 * i386-opc.tbl (wrssd, wrussd): Add Dword.
517 (wrssq, wrussq): Add Qword.
518 * i386-tbl.h: Re-generate.
520 2018-07-11 Jan Beulich <jbeulich@suse.com>
522 * i386-opc.h: Rename OTMax to OTNum.
523 (OTNumOfUints): Adjust calculation.
524 (OTUnused): Directly alias to OTNum.
526 2018-07-09 Maciej W. Rozycki <macro@mips.com>
528 * s12z-dis.c (lea_reg_xys_opr): Rename `reg' local variable to
530 (lea_reg_xys): Likewise.
531 (print_insn_loop_primitive): Rename `reg' local variable to
534 2018-07-06 Tamar Christina <tamar.christina@arm.com>
537 * aarch64-tbl.h (ldarh): Fix disassembly mask.
539 2018-07-06 Tamar Christina <tamar.christina@arm.com>
542 * aarch64-opc.c (aarch64_sys_regs): Make read/write csselr_el1,
543 vsesr_el2, osdtrrx_el1, osdtrtx_el1, pmsidr_el1.
545 2018-07-02 Maciej W. Rozycki <macro@mips.com>
548 * mips-dis.c (mips_option_arg_t): New enumeration.
549 (mips_options): New variable.
550 (disassembler_options_mips): New function.
551 (print_mips_disassembler_options): Reimplement in terms of
552 `disassembler_options_mips'.
553 * arm-dis.c (disassembler_options_arm): Adapt to using the
554 `disasm_options_and_args_t' structure.
555 * ppc-dis.c (disassembler_options_powerpc): Likewise.
556 * s390-dis.c (disassembler_options_s390): Likewise.
558 2018-07-02 Thomas Preud'homme <thomas.preudhomme@arm.com>
560 * testsuite/ld-arm/tls-descrelax-be8.d: Add architecture version in
562 * testsuite/ld-arm/tls-descrelax-v7.d: Likewise.
563 * testsuite/ld-arm/tls-longplt-lib.d: Likewise.
564 * testsuite/ld-arm/tls-longplt.d: Likewise.
566 2018-06-29 Tamar Christina <tamar.christina@arm.com>
569 * aarch64-asm-2.c: Regenerate.
570 * aarch64-dis-2.c: Likewise.
571 * aarch64-opc-2.c: Likewise.
572 * aarch64-dis.c (aarch64_ext_reglane): Add AARCH64_OPND_Em16 constraint.
573 * aarch64-opc.c (operand_general_constraint_met_p,
574 aarch64_print_operand): Likewise.
575 * aarch64-tbl.h (aarch64_opcode_table): Change Em to Em16 for smlal,
576 smlal2, fmla, fmls, fmul, fmulx, sqrdmlah, sqrdlsh, fmlal, fmlsl,
578 (AARCH64_OPERANDS): Add Em2.
580 2018-06-26 Nick Clifton <nickc@redhat.com>
582 * po/uk.po: Updated Ukranian translation.
583 * po/de.po: Updated German translation.
584 * po/pt_BR.po: Updated Brazilian Portuguese translation.
586 2018-06-26 Nick Clifton <nickc@redhat.com>
588 * nfp-dis.c: Fix spelling mistake.
590 2018-06-24 Nick Clifton <nickc@redhat.com>
592 * configure: Regenerate.
593 * po/opcodes.pot: Regenerate.
595 2018-06-24 Nick Clifton <nickc@redhat.com>
599 2018-06-19 Tamar Christina <tamar.christina@arm.com>
601 * aarch64-tbl.h (aarch64_opcode_table): Fix alias flag for negs
602 * aarch64-asm-2.c: Regenerate.
603 * aarch64-dis-2.c: Likewise.
605 2018-06-21 Maciej W. Rozycki <macro@mips.com>
607 * mips-dis.c (print_mips_disassembler_options): Fix a typo in
608 `-M ginv' option description.
610 2018-06-20 Sebastian Huber <sebastian.huber@embedded-brains.de>
613 * riscv-opc.c (riscv_opcodes): Use new format specifier 'B' for
616 2018-06-19 Simon Marchi <simon.marchi@ericsson.com>
618 * Makefile.am (AUTOMAKE_OPTIONS): Remove 1.11.
619 * configure.ac: Remove AC_PREREQ.
620 * Makefile.in: Re-generate.
621 * aclocal.m4: Re-generate.
622 * configure: Re-generate.
624 2018-06-14 Faraz Shahbazker <Faraz.Shahbazker@mips.com>
626 * mips-dis.c (mips_arch_choices): Add GINV to mips32r6 and
627 mips64r6 descriptors.
628 (parse_mips_ase_option): Handle -Mginv option.
629 (print_mips_disassembler_options): Document -Mginv.
630 * mips-opc.c (decode_mips_operand) <+\>: New operand format.
632 (mips_opcodes): Define ginvi and ginvt.
634 2018-06-13 Scott Egerton <scott.egerton@imgtec.com>
635 Faraz Shahbazker <Faraz.Shahbazker@mips.com>
637 * mips-dis.c (mips_arch_choices): Add CRC and CRC64 ASEs.
638 * mips-opc.c (CRC, CRC64): New macros.
639 (mips_builtin_opcodes): Define crc32b, crc32h, crc32w,
640 crc32cb, crc32ch and crc32cw for CRC. Define crc32d and
643 2018-06-08 Egeyar Bagcioglu <egeyar.bagcioglu@oracle.com>
646 * aarch64-tbl.h: Introduce QL_INT2FP_FMOV and QL_FP2INT_FMOV.
647 (aarch64_opcode_table) : Use QL_INT2FP_FMOV and QL_FP2INT_FMOV.
649 2018-06-06 Alan Modra <amodra@gmail.com>
651 * xtensa-dis.c (print_insn_xtensa): Init fmt and valid_insn after
652 setjmp. Move init for some other vars later too.
654 2018-06-04 Max Filippov <jcmvbkbc@gmail.com>
656 * xtensa-dis.c (bfd.h, elf/xtensa.h): New includes.
657 (dis_private): Add new fields for property section tracking.
658 (xtensa_coalesce_insn_tables, xtensa_find_table_entry)
659 (xtensa_instruction_fits): New functions.
660 (fetch_data): Bump minimal fetch size to 4.
661 (print_insn_xtensa): Make struct dis_private static.
662 Load and prepare property table on section change.
663 Don't disassemble literals. Don't disassemble instructions that
664 cross property table boundaries.
666 2018-06-01 H.J. Lu <hongjiu.lu@intel.com>
668 * configure: Regenerated.
670 2018-06-01 Jan Beulich <jbeulich@suse.com>
672 * i386-opc.tbl (mov, movq): Fold to/from SReg* forms.
673 * i386-tbl.h: Re-generate.
675 2018-06-01 Jan Beulich <jbeulich@suse.com>
677 * i386-opc.tbl (sldt, str): Add NoRex64.
678 * i386-tbl.h: Re-generate.
680 2018-06-01 Jan Beulich <jbeulich@suse.com>
682 * i386-opc.tbl (invpcid): Add Oword.
683 * i386-tbl.h: Re-generate.
685 2018-06-01 Alan Modra <amodra@gmail.com>
687 * sysdep.h (_bfd_error_handler): Don't declare.
688 * msp430-decode.opc: Include bfd.h. Don't include ansidecl.h here.
689 * rl78-decode.opc: Likewise.
690 * msp430-decode.c: Regenerate.
691 * rl78-decode.c: Regenerate.
693 2018-05-30 Amit Pawar <Amit.Pawar@amd.com>
695 * i386-gen.c (cpu_flag_init): Add CPU_ZNVER2_FLAGS.
696 * i386-init.h : Regenerated.
698 2018-05-25 Alan Modra <amodra@gmail.com>
700 * Makefile.in: Regenerate.
701 * po/POTFILES.in: Regenerate.
703 2018-05-21 Peter Bergner <bergner@vnet.ibm.com.com>
705 * ppc-opc.c (insert_bat, extract_bat, insert_bba, extract_bba,
706 insert_rbs, extract_rbs, insert_xb6s, extract_xb6s): Delete functions.
707 (insert_bab, extract_bab, insert_btab, extract_btab,
708 insert_rsb, extract_rsb, insert_xab6, extract_xab6): New functions.
709 (BAT, BBA VBA RBS XB6S): Delete macros.
710 (BTAB, BAB, VAB, RAB, RSB, XAB6): New macros.
711 (BB, BD, RBX, XC6): Update for new macros.
712 (powerpc_opcodes) <evmr, evnot, vmr, vnot, crnot, crclr, crset,
713 crmove, not, not., mr, mr., xxspltd, xxswapd, xvmovsp, xvmovdp,
714 e_crnot, e_crclr, e_crset, e_crmove>: Likewise.
715 * ppc-dis.c (print_insn_powerpc): Delete handling of fake operands.
717 2018-05-18 John Darrington <john@darrington.wattle.id.au>
719 * Makefile.am: Add support for s12z architecture.
720 * configure.ac: Likewise.
721 * disassemble.c: Likewise.
722 * disassemble.h: Likewise.
723 * Makefile.in: Regenerate.
724 * configure: Regenerate.
725 * s12z-dis.c: New file.
728 2018-05-18 Alan Modra <amodra@gmail.com>
730 * nfp-dis.c: Don't #include libbfd.h.
731 (init_nfp3200_priv): Use bfd_get_section_contents.
732 (nit_nfp6000_mecsr_sec): Likewise.
734 2018-05-17 Nick Clifton <nickc@redhat.com>
736 * po/zh_CN.po: Updated simplified Chinese translation.
738 2018-05-16 Tamar Christina <tamar.christina@arm.com>
741 * aarch64-tbl.h (aarch64_opcode_table): Correct sdot and udot.
742 * aarch64-dis-2.c: Regenerate.
744 2018-05-15 Tamar Christina <tamar.christina@arm.com>
747 * aarch64-asm.c (opintl.h): Include.
748 (aarch64_ins_sysreg): Enforce read/write constraints.
749 * aarch64-dis.c (aarch64_ext_sysreg): Likewise.
750 * aarch64-opc.h (F_DEPRECATED, F_ARCHEXT, F_HASXT): Moved here.
751 (F_REG_READ, F_REG_WRITE): New.
752 * aarch64-opc.c (aarch64_print_operand): Generate notes for
754 (F_DEPRECATED, F_ARCHEXT, F_HASXT): Move to aarch64-opc.h.
755 (aarch64_sys_regs): Add constraints to currentel, midr_el1, ctr_el0,
756 mpidr_el1, revidr_el1, aidr_el1, dczid_el0, id_dfr0_el1, id_pfr0_el1,
757 id_pfr1_el1, id_afr0_el1, id_mmfr0_el1, id_mmfr1_el1, id_mmfr2_el1,
758 id_mmfr3_el1, id_mmfr4_el1, id_isar0_el1, id_isar1_el1, id_isar2_el1,
759 id_isar3_el1, id_isar4_el1, id_isar5_el1, mvfr0_el1, mvfr1_el1,
760 mvfr2_el1, ccsidr_el1, id_aa64pfr0_el1, id_aa64pfr1_el1,
761 id_aa64dfr0_el1, id_aa64dfr1_el1, id_aa64isar0_el1, id_aa64isar1_el1,
762 id_aa64mmfr0_el1, id_aa64mmfr1_el1, id_aa64mmfr2_el1, id_aa64afr0_el1,
763 id_aa64afr0_el1, id_aa64afr1_el1, id_aa64zfr0_el1, clidr_el1,
764 csselr_el1, vsesr_el2, erridr_el1, erxfr_el1, rvbar_el1, rvbar_el2,
765 rvbar_el3, isr_el1, tpidrro_el0, cntfrq_el0, cntpct_el0, cntvct_el0,
766 mdccsr_el0, dbgdtrrx_el0, dbgdtrtx_el0, osdtrrx_el1, osdtrtx_el1,
767 mdrar_el1, oslar_el1, oslsr_el1, dbgauthstatus_el1, pmbidr_el1,
768 pmsidr_el1, pmswinc_el0, pmceid0_el0, pmceid1_el0.
769 * aarch64-tbl.h (aarch64_opcode_table): Add constraints to
770 msr (F_SYS_WRITE), mrs (F_SYS_READ).
772 2018-05-15 Tamar Christina <tamar.christina@arm.com>
775 * aarch64-dis.c (no_notes: New.
776 (parse_aarch64_dis_option): Support notes.
777 (aarch64_decode_insn, print_operands): Likewise.
778 (print_aarch64_disassembler_options): Document notes.
779 * aarch64-opc.c (aarch64_print_operand): Support notes.
781 2018-05-15 Tamar Christina <tamar.christina@arm.com>
784 * aarch64-asm.h (aarch64_insert_operand, aarch64_##x): Return boolean
785 and take error struct.
786 * aarch64-asm.c (aarch64_ext_regno, aarch64_ins_reglane,
787 aarch64_ins_reglist, aarch64_ins_ldst_reglist,
788 aarch64_ins_ldst_reglist_r, aarch64_ins_ldst_elemlist,
789 aarch64_ins_advsimd_imm_shift, aarch64_ins_imm, aarch64_ins_imm_half,
790 aarch64_ins_advsimd_imm_modified, aarch64_ins_fpimm,
791 aarch64_ins_imm_rotate1, aarch64_ins_imm_rotate2, aarch64_ins_fbits,
792 aarch64_ins_aimm, aarch64_ins_limm_1, aarch64_ins_limm,
793 aarch64_ins_inv_limm, aarch64_ins_ft, aarch64_ins_addr_simple,
794 aarch64_ins_addr_regoff, aarch64_ins_addr_offset, aarch64_ins_addr_simm,
795 aarch64_ins_addr_simm10, aarch64_ins_addr_uimm12,
796 aarch64_ins_simd_addr_post, aarch64_ins_cond, aarch64_ins_sysreg,
797 aarch64_ins_pstatefield, aarch64_ins_sysins_op, aarch64_ins_barrier,
798 aarch64_ins_prfop, aarch64_ins_hint, aarch64_ins_reg_extended,
799 aarch64_ins_reg_shifted, aarch64_ins_sve_addr_ri_s4xvl,
800 aarch64_ins_sve_addr_ri_s6xvl, aarch64_ins_sve_addr_ri_s9xvl,
801 aarch64_ins_sve_addr_ri_s4, aarch64_ins_sve_addr_ri_u6,
802 aarch64_ins_sve_addr_rr_lsl, aarch64_ins_sve_addr_rz_xtw,
803 aarch64_ins_sve_addr_zi_u5, aarch64_ext_sve_addr_zz,
804 aarch64_ins_sve_addr_zz_lsl, aarch64_ins_sve_addr_zz_sxtw,
805 aarch64_ins_sve_addr_zz_uxtw, aarch64_ins_sve_aimm,
806 aarch64_ins_sve_asimm, aarch64_ins_sve_index, aarch64_ins_sve_limm_mov,
807 aarch64_ins_sve_quad_index, aarch64_ins_sve_reglist,
808 aarch64_ins_sve_scale, aarch64_ins_sve_shlimm, aarch64_ins_sve_shrimm,
809 aarch64_ins_sve_float_half_one, aarch64_ins_sve_float_half_two,
810 aarch64_ins_sve_float_zero_one, aarch64_opcode_encode): Likewise.
811 * aarch64-dis.h (aarch64_extract_operand, aarch64_##x): Likewise.
812 * aarch64-dis.c (aarch64_ext_regno, aarch64_ext_reglane,
813 aarch64_ext_reglist, aarch64_ext_ldst_reglist,
814 aarch64_ext_ldst_reglist_r, aarch64_ext_ldst_elemlist,
815 aarch64_ext_advsimd_imm_shift, aarch64_ext_imm, aarch64_ext_imm_half,
816 aarch64_ext_advsimd_imm_modified, aarch64_ext_fpimm,
817 aarch64_ext_imm_rotate1, aarch64_ext_imm_rotate2, aarch64_ext_fbits,
818 aarch64_ext_aimm, aarch64_ext_limm_1, aarch64_ext_limm, decode_limm,
819 aarch64_ext_inv_limm, aarch64_ext_ft, aarch64_ext_addr_simple,
820 aarch64_ext_addr_regoff, aarch64_ext_addr_offset, aarch64_ext_addr_simm,
821 aarch64_ext_addr_simm10, aarch64_ext_addr_uimm12,
822 aarch64_ext_simd_addr_post, aarch64_ext_cond, aarch64_ext_sysreg,
823 aarch64_ext_pstatefield, aarch64_ext_sysins_op, aarch64_ext_barrier,
824 aarch64_ext_prfop, aarch64_ext_hint, aarch64_ext_reg_extended,
825 aarch64_ext_reg_shifted, aarch64_ext_sve_addr_ri_s4xvl,
826 aarch64_ext_sve_addr_ri_s6xvl, aarch64_ext_sve_addr_ri_s9xvl,
827 aarch64_ext_sve_addr_ri_s4, aarch64_ext_sve_addr_ri_u6,
828 aarch64_ext_sve_addr_rr_lsl, aarch64_ext_sve_addr_rz_xtw,
829 aarch64_ext_sve_addr_zi_u5, aarch64_ext_sve_addr_zz,
830 aarch64_ext_sve_addr_zz_lsl, aarch64_ext_sve_addr_zz_sxtw,
831 aarch64_ext_sve_addr_zz_uxtw, aarch64_ext_sve_aimm,
832 aarch64_ext_sve_asimm, aarch64_ext_sve_index, aarch64_ext_sve_limm_mov,
833 aarch64_ext_sve_quad_index, aarch64_ext_sve_reglist,
834 aarch64_ext_sve_scale, aarch64_ext_sve_shlimm, aarch64_ext_sve_shrimm,
835 aarch64_ext_sve_float_half_one, aarch64_ext_sve_float_half_two,
836 aarch64_ext_sve_float_zero_one, aarch64_opcode_decode): Likewise.
837 (determine_disassembling_preference, aarch64_decode_insn,
838 print_insn_aarch64_word, print_insn_data): Take errors struct.
839 (print_insn_aarch64): Use errors.
840 * aarch64-asm-2.c: Regenerate.
841 * aarch64-dis-2.c: Regenerate.
842 * aarch64-gen.c (print_operand_inserter): Use errors and change type to
843 boolean in aarch64_insert_operan.
844 (print_operand_extractor): Likewise.
845 * aarch64-opc.c (aarch64_print_operand): Use sysreg struct.
847 2018-05-15 Francois H. Theron <francois.theron@netronome.com>
849 * nfp-dis.c: Use uint64_t for instruction variables, not bfd_vma.
851 2018-05-09 H.J. Lu <hongjiu.lu@intel.com>
853 * i386-opc.tbl: Remove Disp<N> from movidir{i,64b}.
855 2018-05-09 Sebastian Rasmussen <sebras@gmail.com>
857 * cr16-opc.c (cr16_instruction): Comment typo fix.
858 * hppa-dis.c (print_insn_hppa): Likewise.
860 2018-05-08 Jim Wilson <jimw@sifive.com>
862 * riscv-opc.c (match_c_slli, match_slli_as_c_slli): New.
863 (match_c_slli64, match_srxi_as_c_srxi): New.
864 (riscv_opcodes) <slli, sll>: Use match_slli_as_c_slli.
865 <srli, srl, srai, sra>: Use match_srxi_as_c_srxi.
866 <c.slli, c.srli, c.srai>: Use match_s_slli.
867 <c.slli64, c.srli64, c.srai64>: New.
869 2018-05-08 Alan Modra <amodra@gmail.com>
871 * ppc-dis.c (PPC_OPCD_SEGS): Define using PPC_OP.
872 (VLE_OPCD_SEGS, SPE2_OPCD_SEGS): Similarly, using macros used to
873 partition opcode space for index lookup.
875 2018-05-07 Peter Bergner <bergner@vnet.ibm.com.com>
877 * ppc-dis.c (print_insn_powerpc) <insn_is_short>: Replace this...
878 <insn_length>: ...with this. Update usage.
879 Remove duplicate call to *info->memory_error_func.
881 2018-05-07 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
882 H.J. Lu <hongjiu.lu@intel.com>
884 * i386-dis.c (Gva): New.
885 (enum): Add PREFIX_0F38F8, PREFIX_0F38F9,
886 MOD_0F38F8_PREFIX_2, MOD_0F38F9_PREFIX_0.
887 (prefix_table): New instructions (see prefix above).
888 (mod_table): New instructions (see prefix above).
889 (OP_G): Handle va_mode.
890 * i386-gen.c (cpu_flag_init): Add CPU_MOVDIRI_FLAGS,
892 (cpu_flags): Add CpuMOVDIRI and CpuMOVDIR64B.
893 * i386-opc.h (enum): Add CpuMOVDIRI, CpuMOVDIR64B.
894 (i386_cpu_flags): Add cpumovdiri and cpumovdir64b.
895 * i386-opc.tbl: Add movidir{i,64b}.
896 * i386-init.h: Regenerated.
897 * i386-tbl.h: Likewise.
899 2018-05-07 H.J. Lu <hongjiu.lu@intel.com>
901 * i386-gen.c (opcode_modifiers): Replace AddrPrefixOp0 with
903 * i386-opc.h (AddrPrefixOp0): Renamed to ...
904 (AddrPrefixOpReg): This.
905 (i386_opcode_modifier): Rename addrprefixop0 to addrprefixopreg.
906 * i386-opc.tbl: Replace AddrPrefixOp0 with AddrPrefixOpReg.
908 2018-05-07 Peter Bergner <bergner@vnet.ibm.com.com>
910 * ppc-opc.c (powerpc_num_opcodes): Change type to unsigned.
911 (vle_num_opcodes): Likewise.
912 (spe2_num_opcodes): Likewise.
913 * ppc-dis.c (disassemble_init_powerpc) <powerpc_opcd_indices>: Rewrite
915 (disassemble_init_powerpc) <vle_opcd_indices>: Likewise.
916 (disassemble_init_powerpc) <spe2_opcd_indices>: Likewise. Initialize
919 2018-05-01 Tamar Christina <tamar.christina@arm.com>
921 * aarch64-dis.c (aarch64_opcode_decode): Moved memory clear code.
923 2018-04-30 Francois H. Theron <francois.theron@netronome.com>
925 Makefile.am: Added nfp-dis.c.
926 configure.ac: Added bfd_nfp_arch.
927 disassemble.h: Added print_insn_nfp prototype.
928 disassemble.c: Added ARCH_nfp and call to print_insn_nfp
929 nfp-dis.c: New, for NFP support.
930 po/POTFILES.in: Added nfp-dis.c to the list.
931 Makefile.in: Regenerate.
932 configure: Regenerate.
934 2018-04-26 Jan Beulich <jbeulich@suse.com>
936 * i386-opc.tbl: Fold various non-memory operand AVX512VL
937 templates into their base ones.
938 * i386-tlb.h: Re-generate.
940 2018-04-26 Jan Beulich <jbeulich@suse.com>
942 * i386-gen.c (cpu_flag_init): Use CPU_XOP_FLAGS for
943 CPU_BDVER1_FLAGS. Use CPU_AVX2_FLAGS for CPU_ZNVER1_FLAGS. Use
944 CPU_AVX_FLAGS for CPU_BTVER1_FLAGS. Add CPU_XSAVE_FLAGS to
945 CPU_LWP_FLAGS, CPU_AVX_FLAGS, CPU_MPX_FLAGS, and CPU_OSPKE_FLAGS.
946 * i386-init.h: Re-generate.
948 2018-04-26 Jan Beulich <jbeulich@suse.com>
950 * i386-gen.c (cpu_flag_init): Drop all uses of CpuRegMMX,
951 CpuRegXMM, CpuRegYMM, CpuRegZMM, and CpuRegMask. Use
952 CPU_AVX2_FLAGS for CPU_AVX512F_FLAGS and drop bogus comment.
953 Don't use CPU_AVX2_FLAGS for CPU_AVX512VL_FLAGS and drop bogus
955 (cpu_flags): Drop CpuRegMMX, CpuRegXMM, CpuRegYMM, CpuRegZMM,
957 * i386-opc.h: CpuRegMMX, CpuRegXMM, CpuRegYMM, CpuRegZMM,
959 (union i386_cpu_flags): Remove cpuregmmx, cpuregxmm, cpuregymm,
960 cpuregzmm, and cpuregmask.
961 * i386-init.h: Re-generate.
962 * i386-tbl.h: Re-generate.
964 2018-04-26 Jan Beulich <jbeulich@suse.com>
966 * i386-gen.c (cpu_flag_init): CPU_I586_FLAGS inherits Cpu387 only.
967 CPU_287_FLAGS is Cpu287 only. CPU_387_FLAGS is Cpu387 only.
968 * i386-init.h: Re-generate.
970 2018-04-26 Jan Beulich <jbeulich@suse.com>
972 * i386-gen.c (VexImmExt): Delete.
973 * i386-opc.h (VexImmExt, veximmext): Delete.
974 * i386-opc.tbl: Drop all VexImmExt uses.
975 * i386-tlb.h: Re-generate.
977 2018-04-25 Jan Beulich <jbeulich@suse.com>
979 * i386-opc.tbl (vpslld, vpsrad, vpsrld): Drop AVX512VL
981 * i386-tlb.h: Re-generate.
983 2018-04-25 Tamar Christina <tamar.christina@arm.com>
985 * aarch64-tbl.h (sqrdmlah, sqrdmlsh): Fix masks.
987 2018-04-17 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
989 * i386-dis.c: Add REG_0F1C_MOD_0, MOD_0F1C_PREFIX_0,
991 * i386-gen.c (cpu_flag_init): Add CPU_CLDEMOTE_FLAGS,
992 (cpu_flags): Add CpuCLDEMOTE.
993 * i386-init.h: Regenerate.
994 * i386-opc.h (enum): Add CpuCLDEMOTE,
995 (i386_cpu_flags): Add cpucldemote.
996 * i386-opc.tbl: Add cldemote.
997 * i386-tbl.h: Regenerate.
999 2018-04-16 Alan Modra <amodra@gmail.com>
1001 * Makefile.am: Remove sh5 and sh64 support.
1002 * configure.ac: Likewise.
1003 * disassemble.c: Likewise.
1004 * disassemble.h: Likewise.
1005 * sh-dis.c: Likewise.
1006 * sh64-dis.c: Delete.
1007 * sh64-opc.c: Delete.
1008 * sh64-opc.h: Delete.
1009 * Makefile.in: Regenerate.
1010 * configure: Regenerate.
1011 * po/POTFILES.in: Regenerate.
1013 2018-04-16 Alan Modra <amodra@gmail.com>
1015 * Makefile.am: Remove w65 support.
1016 * configure.ac: Likewise.
1017 * disassemble.c: Likewise.
1018 * disassemble.h: Likewise.
1019 * w65-dis.c: Delete.
1020 * w65-opc.h: Delete.
1021 * Makefile.in: Regenerate.
1022 * configure: Regenerate.
1023 * po/POTFILES.in: Regenerate.
1025 2018-04-16 Alan Modra <amodra@gmail.com>
1027 * configure.ac: Remove we32k support.
1028 * configure: Regenerate.
1030 2018-04-16 Alan Modra <amodra@gmail.com>
1032 * Makefile.am: Remove m88k support.
1033 * configure.ac: Likewise.
1034 * disassemble.c: Likewise.
1035 * disassemble.h: Likewise.
1036 * m88k-dis.c: Delete.
1037 * Makefile.in: Regenerate.
1038 * configure: Regenerate.
1039 * po/POTFILES.in: Regenerate.
1041 2018-04-16 Alan Modra <amodra@gmail.com>
1043 * Makefile.am: Remove i370 support.
1044 * configure.ac: Likewise.
1045 * disassemble.c: Likewise.
1046 * disassemble.h: Likewise.
1047 * i370-dis.c: Delete.
1048 * i370-opc.c: Delete.
1049 * Makefile.in: Regenerate.
1050 * configure: Regenerate.
1051 * po/POTFILES.in: Regenerate.
1053 2018-04-16 Alan Modra <amodra@gmail.com>
1055 * Makefile.am: Remove h8500 support.
1056 * configure.ac: Likewise.
1057 * disassemble.c: Likewise.
1058 * disassemble.h: Likewise.
1059 * h8500-dis.c: Delete.
1060 * h8500-opc.h: Delete.
1061 * Makefile.in: Regenerate.
1062 * configure: Regenerate.
1063 * po/POTFILES.in: Regenerate.
1065 2018-04-16 Alan Modra <amodra@gmail.com>
1067 * configure.ac: Remove tahoe support.
1068 * configure: Regenerate.
1070 2018-04-15 H.J. Lu <hongjiu.lu@intel.com>
1072 * i386-dis.c (prefix_table): Replace Em with Edq on tpause and
1074 * i386-opc.tbl: Allow 32-bit registers for tpause and umwait in
1076 * i386-tbl.h: Regenerated.
1078 2018-04-11 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
1080 * i386-dis.c (enum): Add PREFIX_MOD_0_0FAE_REG_6,
1081 PREFIX_MOD_1_0FAE_REG_6.
1083 (OP_E_register): Use va_mode.
1084 * i386-dis-evex.h (prefix_table):
1085 New instructions (see prefixes above).
1086 * i386-gen.c (cpu_flag_init): Add WAITPKG.
1087 (cpu_flags): Likewise.
1088 * i386-opc.h (enum): Likewise.
1089 (i386_cpu_flags): Likewise.
1090 * i386-opc.tbl: Add umonitor, umwait, tpause.
1091 * i386-init.h: Regenerate.
1092 * i386-tbl.h: Likewise.
1094 2018-04-11 Alan Modra <amodra@gmail.com>
1096 * opcodes/i860-dis.c: Delete.
1097 * opcodes/i960-dis.c: Delete.
1098 * Makefile.am: Remove i860 and i960 support.
1099 * configure.ac: Likewise.
1100 * disassemble.c: Likewise.
1101 * disassemble.h: Likewise.
1102 * Makefile.in: Regenerate.
1103 * configure: Regenerate.
1104 * po/POTFILES.in: Regenerate.
1106 2018-04-04 H.J. Lu <hongjiu.lu@intel.com>
1109 * i386-dis.c (get_valid_dis386): Don't set vex.prefix nor vex.w
1111 (print_insn): Clear vex instead of vex.evex.
1113 2018-04-04 Nick Clifton <nickc@redhat.com>
1115 * po/es.po: Updated Spanish translation.
1117 2018-03-28 Jan Beulich <jbeulich@suse.com>
1119 * i386-gen.c (opcode_modifiers): Delete VecESize.
1120 * i386-opc.h (VecESize): Delete.
1121 (struct i386_opcode_modifier): Delete vecesize.
1122 * i386-opc.tbl: Drop VecESize.
1123 * i386-tlb.h: Re-generate.
1125 2018-03-28 Jan Beulich <jbeulich@suse.com>
1127 * i386-opc.h (NO_BROADCAST, BROADCAST_1TO16, BROADCAST_1TO8,
1128 BROADCAST_1TO4, BROADCAST_1TO2): Delete.
1129 (struct i386_opcode_modifier): Shrink broadcast field to 1 bit.
1130 * i386-opc.tbl: Replace Broadcast=<N> by Broadcast.
1131 * i386-tlb.h: Re-generate.
1133 2018-03-28 Jan Beulich <jbeulich@suse.com>
1135 * i386-opc.tbl (vcvt*d2si, vcvt*d2usi, vcvt*s2si, vcvt*s2usi):
1137 * i386-tlb.h: Re-generate.
1139 2018-03-28 Jan Beulich <jbeulich@suse.com>
1141 * i386-dis.c (prefix_table): Drop Y for cvt*2si.
1142 (vex_len_table): Drop Y for vcvt*2si.
1143 (putop): Replace plain 'Y' handling by abort().
1145 2018-03-28 Nick Clifton <nickc@redhat.com>
1148 * aarch64-tbl.h (aarch64_opcode_table): Add entries for LDFF1xx
1149 instructions with only a base address register.
1150 * aarch64-opc.c (operand_general_constraint_met_p): Add code to
1151 handle AARHC64_OPND_SVE_ADDR_R.
1152 (aarch64_print_operand): Likewise.
1153 * aarch64-asm-2.c: Regenerate.
1154 * aarch64_dis-2.c: Regenerate.
1155 * aarch64-opc-2.c: Regenerate.
1157 2018-03-22 Jan Beulich <jbeulich@suse.com>
1159 * i386-opc.tbl: Drop VecESize from register only insn forms and
1160 memory forms not allowing broadcast.
1161 * i386-tlb.h: Re-generate.
1163 2018-03-22 Jan Beulich <jbeulich@suse.com>
1165 * i386-opc.tbl (vfrczs*, vphadd*, vphsub*, vpmacs*, vpmadcs*,
1166 vprot*, vpsha*, vpshl*, bextr, blc*, bls*, t1mskc, tzmsk, sha1*,
1167 sha256*): Drop Disp<N>.
1169 2018-03-22 Jan Beulich <jbeulich@suse.com>
1171 * i386-dis.c (EbndS, bnd_swap_mode): New.
1172 (prefix_table): Use EbndS.
1173 (OP_E_register, OP_E_memory): Also handle bnd_swap_mode.
1174 * i386-opc.tbl (bndmov): Move misplaced Load.
1175 * i386-tlb.h: Re-generate.
1177 2018-03-22 Jan Beulich <jbeulich@suse.com>
1179 * i386-opc.tbl (vcvtdq2pd, vcvtps2pd, vcvtudq2pd): Use separate
1180 templates allowing memory operands and folded ones for register
1182 * i386-tlb.h: Re-generate.
1184 2018-03-22 Jan Beulich <jbeulich@suse.com>
1186 * i386-opc.tbl (vfrczp*, vpcmov, vpermil2p*): Fold 128- and
1187 256-bit templates. Drop redundant leftover Disp<N>.
1188 * i386-tlb.h: Re-generate.
1190 2018-03-14 Kito Cheng <kito.cheng@gmail.com>
1192 * riscv-opc.c (riscv_insn_types): New.
1194 2018-03-13 Nick Clifton <nickc@redhat.com>
1196 * po/pt_BR.po: Updated Brazilian Portuguese translation.
1198 2018-03-08 H.J. Lu <hongjiu.lu@intel.com>
1200 * i386-opc.tbl: Add Optimize to clr.
1201 * i386-tbl.h: Regenerated.
1203 2018-03-08 H.J. Lu <hongjiu.lu@intel.com>
1205 * i386-gen.c (opcode_modifiers): Remove OldGcc.
1206 * i386-opc.h (OldGcc): Removed.
1207 (i386_opcode_modifier): Remove oldgcc.
1208 * i386-opc.tbl: Remove fsubp, fsubrp, fdivp and fdivrp
1209 instructions for old (<= 2.8.1) versions of gcc.
1210 * i386-tbl.h: Regenerated.
1212 2018-03-08 Jan Beulich <jbeulich@suse.com>
1214 * i386-opc.h (EVEXDYN): New.
1215 * i386-opc.tbl: Fold various AVX512VL templates.
1216 * i386-tlb.h: Re-generate.
1218 2018-03-08 Jan Beulich <jbeulich@suse.com>
1220 * i386-opc.tbl (vexpandpd, vexpandps, vmovapd, vmovaps,
1221 vmovdqa32, vmovdqa64, vmovdqu32, vmovdqu64, vmovupd, vmovups,
1222 vpexpandd, vpexpandq): Fold AFX512VF templates.
1223 * i386-tlb.h: Re-generate.
1225 2018-03-08 Jan Beulich <jbeulich@suse.com>
1227 * i386-opc.tbl (vgf2p8affineinvqb, vgf2p8affineqb, vgf2p8mulb):
1228 Fold 128- and 256-bit VEX-encoded templates.
1229 * i386-tlb.h: Re-generate.
1231 2018-03-08 Jan Beulich <jbeulich@suse.com>
1233 * i386-opc.tbl (vexpandpd, vexpandps, vmovapd, vmovaps,
1234 vmovdqa32, vmovdqa64, vmovdqu32, vmovdqu64, vmovupd, vmovups,
1235 vpexpandd, vpexpandq): Fold AVX512F templates.
1236 * i386-tlb.h: Re-generate.
1238 2018-03-08 Jan Beulich <jbeulich@suse.com>
1240 * i386-opc.tbl (llwpcb, slwpcb, lwpval, lwpins): Fold 32- and
1241 64-bit templates. Drop Disp<N>.
1242 * i386-tlb.h: Re-generate.
1244 2018-03-08 Jan Beulich <jbeulich@suse.com>
1246 * i386-opc.tbl (vfmadd*, vfmsub*, vfnmadd*, vfnmsub*): Fold 128-
1247 and 256-bit templates.
1248 * i386-tlb.h: Re-generate.
1250 2018-03-08 Jan Beulich <jbeulich@suse.com>
1252 * i386-opc.tbl (cmpxchg8b): Add NoRex64.
1253 * i386-tlb.h: Re-generate.
1255 2018-03-08 Jan Beulich <jbeulich@suse.com>
1257 * i386-opc.tbl (cmpxchg16b, fisttp, fisttpll, bndmov, mwaitx):
1259 * i386-tlb.h: Re-generate.
1261 2018-03-08 Jan Beulich <jbeulich@suse.com>
1263 * i386-opc.tbl (ldmxcsr, stmxcsr): Add NoAVX.
1264 * i386-tlb.h: Re-generate.
1266 2018-03-08 Jan Beulich <jbeulich@suse.com>
1268 * i386-gen.c (opcode_modifiers): Delete FloatD.
1269 * i386-opc.h (FloatD): Delete.
1270 (struct i386_opcode_modifier): Delete floatd.
1271 * i386-opc.tbl (fadd, fsub, fsubr, fmul, fdiv, fdivr): Replace
1273 * i386-tlb.h: Re-generate.
1275 2018-03-08 Jan Beulich <jbeulich@suse.com>
1277 * i386-dis.c (float_reg): Adjust DC and DE fsub*/fdiv* patterns.
1279 2018-03-08 Jan Beulich <jbeulich@suse.com>
1281 * i386-opc.tbl (vmovd): Disallow Qword memory operands.
1282 * i386-tlb.h: Re-generate.
1284 2018-03-08 Jan Beulich <jbeulich@suse.com>
1286 * i386-opc.tbl (vcvtpd2ps): Fold AVX 128- and 256-bit memory
1288 * i386-tlb.h: Re-generate.
1290 2018-03-07 Alan Modra <amodra@gmail.com>
1292 * disassemble.c (disassembler): Use bfd_arch_powerpc entry for
1294 * disassemble.h (print_insn_rs6000): Delete.
1295 * ppc-dis.c (powerpc_init_dialect): Handle rs6000.
1296 (disassemble_init_powerpc): Call powerpc_init_dialect for rs6000.
1297 (print_insn_rs6000): Delete.
1299 2018-03-03 Alan Modra <amodra@gmail.com>
1301 * sysdep.h (opcodes_error_handler): Define.
1302 (_bfd_error_handler): Declare.
1303 * Makefile.am: Remove stray #.
1304 * opc2c.c (main): Remove bogus -l arg handling. Print "DO NOT
1306 * aarch64-dis.c, * arc-dis.c, * arm-dis.c, * avr-dis.c,
1307 * d30v-dis.c, * h8300-dis.c, * mmix-dis.c, * ppc-dis.c,
1308 * riscv-dis.c, * s390-dis.c, * sparc-dis.c, * v850-dis.c: Use
1309 opcodes_error_handler to print errors. Standardize error messages.
1310 * msp430-decode.opc, * nios2-dis.c, * rl78-decode.opc: Likewise,
1311 and include opintl.h.
1312 * nds32-asm.c: Likewise, and include sysdep.h and opintl.h.
1313 * i386-gen.c: Standardize error messages.
1314 * msp430-decode.c, * rl78-decode.c, rx-decode.c: Regenerate.
1315 * Makefile.in: Regenerate.
1316 * epiphany-asm.c, * epiphany-desc.c, * epiphany-dis.c,
1317 * epiphany-ibld.c, * fr30-asm.c, * fr30-desc.c, * fr30-dis.c,
1318 * fr30-ibld.c, * frv-asm.c, * frv-desc.c, * frv-dis.c, * frv-ibld.c,
1319 * frv-opc.c, * ip2k-asm.c, * ip2k-desc.c, * ip2k-dis.c, * ip2k-ibld.c,
1320 * iq2000-asm.c, * iq2000-desc.c, * iq2000-dis.c, * iq2000-ibld.c,
1321 * lm32-asm.c, * lm32-desc.c, * lm32-dis.c, * lm32-ibld.c,
1322 * m32c-asm.c, * m32c-desc.c, * m32c-dis.c, * m32c-ibld.c,
1323 * m32r-asm.c, * m32r-desc.c, * m32r-dis.c, * m32r-ibld.c,
1324 * mep-asm.c, * mep-desc.c, * mep-dis.c, * mep-ibld.c, * mt-asm.c,
1325 * mt-desc.c, * mt-dis.c, * mt-ibld.c, * or1k-asm.c, * or1k-desc.c,
1326 * or1k-dis.c, * or1k-ibld.c, * xc16x-asm.c, * xc16x-desc.c,
1327 * xc16x-dis.c, * xc16x-ibld.c, * xstormy16-asm.c, * xstormy16-desc.c,
1328 * xstormy16-dis.c, * xstormy16-ibld.c: Regenerate.
1330 2018-03-01 H.J. Lu <hongjiu.lu@intel.com>
1332 * * i386-opc.tbl: Add "Optimize" to AVX256 and AVX512
1333 vpsub[bwdq] instructions.
1334 * i386-tbl.h: Regenerated.
1336 2018-03-01 Alan Modra <amodra@gmail.com>
1338 * configure.ac (ALL_LINGUAS): Sort.
1339 * configure: Regenerate.
1341 2018-02-27 Thomas Preud'homme <thomas.preudhomme@arm.com>
1343 * arm-dis.c (print_insn_coprocessor): Replace uses of ARM_FEATURE_COPY
1344 macro by assignements.
1346 2018-02-27 H.J. Lu <hongjiu.lu@intel.com>
1349 * i386-gen.c (opcode_modifiers): Add Optimize.
1350 * i386-opc.h (Optimize): New enum.
1351 (i386_opcode_modifier): Add optimize.
1352 * i386-opc.tbl: Add "Optimize" to "mov $imm, reg",
1353 "sub reg, reg/mem", "test $imm, acc", "test $imm, reg/mem",
1354 "and $imm, acc", "and $imm, reg/mem", "xor reg, reg/mem",
1355 "movq $imm, reg" and AVX256 and AVX512 versions of vandnps,
1356 vandnpd, vpandn, vpandnd, vpandnq, vxorps, vxorpd, vpxor,
1358 * i386-tbl.h: Regenerated.
1360 2018-02-26 Alan Modra <amodra@gmail.com>
1362 * crx-dis.c (getregliststring): Allocate a large enough buffer
1363 to silence false positive gcc8 warning.
1365 2018-02-22 Shea Levy <shea@shealevy.com>
1367 * disassemble.c (ARCH_riscv): Define if ARCH_all.
1369 2018-02-22 H.J. Lu <hongjiu.lu@intel.com>
1371 * i386-opc.tbl: Add {rex},
1372 * i386-tbl.h: Regenerated.
1374 2018-02-20 Maciej W. Rozycki <macro@mips.com>
1376 * mips16-opc.c (decode_mips16_operand) <'M'>: Remove case.
1377 (mips16_opcodes): Replace `M' with `m' for "restore".
1379 2018-02-19 Thomas Preud'homme <thomas.preudhomme@arm.com>
1381 * arm-dis.c (thumb_opcodes): Fix BXNS mask.
1383 2018-02-13 Maciej W. Rozycki <macro@mips.com>
1385 * wasm32-dis.c (print_insn_wasm32): Rename `index' local
1386 variable to `function_index'.
1388 2018-02-13 Nick Clifton <nickc@redhat.com>
1391 * metag-dis.c (print_fmmov): Double buffer size to avoid warning
1392 about truncation of printing.
1394 2018-02-12 Henry Wong <henry@stuffedcow.net>
1396 * mips-opc.c (mips_builtin_opcodes): Correct "sigrie" encoding.
1398 2018-02-05 Nick Clifton <nickc@redhat.com>
1400 * po/pt_BR.po: Updated Brazilian Portuguese translation.
1402 2018-01-23 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
1404 * i386-dis.c (enum): Add pconfig.
1405 * i386-gen.c (cpu_flag_init): Add CPU_PCONFIG_FLAGS.
1406 (cpu_flags): Add CpuPCONFIG.
1407 * i386-opc.h (enum): Add CpuPCONFIG.
1408 (i386_cpu_flags): Add cpupconfig.
1409 * i386-opc.tbl: Add PCONFIG instruction.
1410 * i386-init.h: Regenerate.
1411 * i386-tbl.h: Likewise.
1413 2018-01-23 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
1415 * i386-dis.c (enum): Add PREFIX_0F09.
1416 * i386-gen.c (cpu_flag_init): Add CPU_WBNOINVD_FLAGS.
1417 (cpu_flags): Add CpuWBNOINVD.
1418 * i386-opc.h (enum): Add CpuWBNOINVD.
1419 (i386_cpu_flags): Add cpuwbnoinvd.
1420 * i386-opc.tbl: Add WBNOINVD instruction.
1421 * i386-init.h: Regenerate.
1422 * i386-tbl.h: Likewise.
1424 2018-01-17 Jim Wilson <jimw@sifive.com>
1426 * riscv-opc.c (riscv_opcodes) <addi>: Use z instead of 0.
1428 2018-01-17 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
1430 * i386-gen.c (cpu_flag_init): Delete CPU_CET_FLAGS, CpuCET.
1431 Add CPU_IBT_FLAGS, CPU_SHSTK_FLAGS, CPY_ANY_IBT_FLAGS,
1432 CPU_ANY_SHSTK_FLAGS, CpuIBT, CpuSHSTK.
1433 (cpu_flags): Add CpuIBT, CpuSHSTK.
1434 * i386-opc.h (enum): Add CpuIBT, CpuSHSTK.
1435 (i386_cpu_flags): Add cpuibt, cpushstk.
1436 * i386-opc.tbl: Change CpuCET to CpuSHSTK and CpuIBT.
1437 * i386-init.h: Regenerate.
1438 * i386-tbl.h: Likewise.
1440 2018-01-16 Nick Clifton <nickc@redhat.com>
1442 * po/pt_BR.po: Updated Brazilian Portugese translation.
1443 * po/de.po: Updated German translation.
1445 2018-01-15 Jim Wilson <jimw@sifive.com>
1447 * riscv-opc.c (match_c_nop): New.
1448 (riscv_opcodes) <addi>: Handle an addi that compresses to c.nop.
1450 2018-01-15 Nick Clifton <nickc@redhat.com>
1452 * po/uk.po: Updated Ukranian translation.
1454 2018-01-13 Nick Clifton <nickc@redhat.com>
1456 * po/opcodes.pot: Regenerated.
1458 2018-01-13 Nick Clifton <nickc@redhat.com>
1460 * configure: Regenerate.
1462 2018-01-13 Nick Clifton <nickc@redhat.com>
1464 2.30 branch created.
1466 2018-01-11 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
1468 * i386-opc.tbl: Remove VL variants for 4FMAPS and 4VNNIW insns.
1469 * i386-tbl.h: Regenerate.
1471 2018-01-10 Jan Beulich <jbeulich@suse.com>
1473 * i386-opc.tbl (v4fmaddss, v4fnmaddss): Adjust Disp8MemShift.
1474 * i386-tbl.h: Re-generate.
1476 2018-01-10 Jan Beulich <jbeulich@suse.com>
1478 * i386-opc.tbl (vpcmpeqb, vpcmpleb, vpcmpltb, vpcmpneqb,
1479 vpcmpnleb, vpcmpnltb, vpcmpequb, vpcmpleub, vpcmpltub,
1480 vpcmpnequb, vpcmpnleub, vpcmpnltub, vpcmpeqw, vpcmplew,
1481 vpcmpltw, vpcmpneqw, vpcmpnlew, vpcmpnltw, vpcmpequw, vpcmpleuw,
1482 vpcmpltuw, vpcmpnequw, vpcmpnleuw, vpcmpnltuw): Adjust
1483 Disp8MemShift of AVX512VL forms.
1484 * i386-tbl.h: Re-generate.
1486 2018-01-09 Jim Wilson <jimw@sifive.com>
1488 * riscv-dis.c (maybe_print_address): If base_reg is zero,
1489 then the hi_addr value is zero.
1491 2018-01-09 James Greenhalgh <james.greenhalgh@arm.com>
1493 * arm-dis.c (arm_opcodes): Add csdb.
1494 (thumb32_opcodes): Add csdb.
1496 2018-01-09 James Greenhalgh <james.greenhalgh@arm.com>
1498 * aarch64-tbl.h (aarch64_opcode_table): Add "csdb".
1499 * aarch64-asm-2.c: Regenerate.
1500 * aarch64-dis-2.c: Regenerate.
1501 * aarch64-opc-2.c: Regenerate.
1503 2018-01-08 H.J. Lu <hongjiu.lu@intel.com>
1506 * i386-opc.tbl: Properly encode vmovd with Qword memeory operand.
1507 Remove AVX512 vmovd with 64-bit operands.
1508 * i386-tbl.h: Regenerated.
1510 2018-01-05 Jim Wilson <jimw@sifive.com>
1512 * riscv-dis.c (print_insn_args) <'s'>: Call maybe_print_address for a
1515 2018-01-03 Alan Modra <amodra@gmail.com>
1517 Update year range in copyright notice of all files.
1519 2018-01-02 Jan Beulich <jbeulich@suse.com>
1521 * i386-gen.c (operand_type_init): Restore OPERAND_TYPE_REGYMM
1522 and OPERAND_TYPE_REGZMM entries.
1524 For older changes see ChangeLog-2017
1526 Copyright (C) 2018 Free Software Foundation, Inc.
1528 Copying and distribution of this file, with or without modification,
1529 are permitted in any medium without royalty provided the copyright
1530 notice and this notice are preserved.
1536 version-control: never