1 2018-11-06 Jan Beulich <jbeulich@suse.com>
3 * i386-dis-evex.h (evex_table): Use K suffix instead of %LW for
4 vpbroadcast{d,q} with GPR operand.
6 2018-11-06 Jan Beulich <jbeulich@suse.com>
8 * i386-dis.c (EVEX_W_0F6E_P_2, EVEX_W_0F7E_P_2): Delete.
9 * i386-dis-evex.h (evex_table): Move vmov[dq} with GPR operand
10 cases up one level in the hierarchy.
12 2018-11-06 Jan Beulich <jbeulich@suse.com>
14 * i386-dis.c (MOD_VEX_W_0_0F92_P_3_LEN_0,
15 MOD_VEX_W_1_0F92_P_3_LEN_0): Fold into MOD_VEX_0F92_P_3_LEN_0.
16 (MOD_VEX_W_0_0F93_P_3_LEN_0, MOD_VEX_W_1_0F93_P_3_LEN_0): Fold
17 into MOD_VEX_0F93_P_3_LEN_0.
18 (vex_len_table, vex_w_table, mod_table): Move kmov[dq} with GPR
19 operand cases up one level in the hierarchy.
21 2018-11-06 Jan Beulich <jbeulich@suse.com>
23 * i386-dis.c (VEX_W_0FC4_P_2, VEX_W_0FC5_P_2, VEX_W_0F3A14_P_2,
24 VEX_W_0F3A15_P_2, VEX_W_0F3A20_P_2, EVEX_W_0F3A16_P_2,
25 EVEX_W_0F3A22_P_2): Delete.
26 (vex_len_table, vex_w_table): Move vpextr{b,w} and vpinsr{b,w}
27 entries up one level in the hierarchy.
28 (OP_E_memory): Handle dq_mode when determining Disp8 shift
30 * i386-dis-evex.h (evex_table): Move vpextr{d,q} and vpinsr{d,q}
31 entries up one level in the hierarchy.
32 * i386-opc.tbl (vpextrb, vpextrw, vpinsrb, vpinsrw): Change to
33 VexWIG for AVX flavors.
34 * i386-tbl.h: Re-generate.
36 2018-11-06 Jan Beulich <jbeulich@suse.com>
38 * i386-opc.tbl (vcvtsi2sd, vcvtsi2ss, vmovd, vpcmpestri,
39 vpcmpestrm, vpextrd, vpinsrd, vpbroadcastd, vcvtusi2sd,
40 vcvtusi2ss, kmovd): Drop VexW=1.
41 * i386-tbl.h: Re-generate.
43 2018-11-06 Jan Beulich <jbeulich@suse.com>
45 * i386-opc.tbl (Vex128, Vex256, VexLIG, EVex128, EVex256,
46 EVex512, EVexLIG, EVexDYN): New.
47 (ldmxcsr, stmxcsr, vldmxcsr, vstmxcsr, all BMI, BMI2, and TBM
48 insns): Use Vex128 instead of Vex=3 (aka VexLIG).
49 (vextractps, vinsertps, vpextr*, vpinsr*): Use EVex128 instead
50 of EVex=4 (aka EVexLIG).
51 * i386-tbl.h: Re-generate.
53 2018-11-06 Jan Beulich <jbeulich@suse.com>
55 * i386-opc.tbl (pextrw, vpextrw): Add Load to 0F C5 forms.
56 (vpmaxub): Re-order attributes on AVX512BW flavor.
57 * i386-tbl.h: Re-generate.
59 2018-11-06 Jan Beulich <jbeulich@suse.com>
61 * i386-opc.tbl (vandnp*, vandp*, vcmp*, vcvtss2sd, vorp*,
62 vpmaxub, vmovntdqa, vmpsadbw, vphsub*): Use VexWIG instead of
63 Vex=1 on AVX / AVX2 flavors.
64 (vpmaxub): Re-order attributes on AVX512BW flavor.
65 * i386-tbl.h: Re-generate.
67 2018-11-06 Jan Beulich <jbeulich@suse.com>
69 * i386-opc.tbl (VexW0, VexW1): New.
70 (vphadd*, vphsub*): Use VexW0 on XOP variants.
71 * i386-tbl.h: Re-generate.
73 2018-10-22 John Darrington <john@darrington.wattle.id.au>
75 * s12z-dis.c (decode_possible_symbol): Add fallback case.
78 2018-10-19 Tamar Christina <tamar.christina@arm.com>
80 * arm-dis.c (UNKNOWN_INSTRUCTION_32BIT): Format specifier for arm mode.
81 (UNKNOWN_INSTRUCTION_16BIT): Format specifier for thumb mode.
82 (print_insn_arm, print_insn_thumb16, print_insn_thumb32): Use them.
84 2018-10-16 Matthew Malcomson <matthew.malcomson@arm.com>
86 * aarch64-opc.c (struct operand_qualifier_data): Change qualifier data
87 corresponding to AARCH64_OPND_QLF_S_4B qualifier.
89 2018-10-10 Jan Beulich <jbeulich@suse.com>
91 * i386-gen.c (opcode_modifiers): Drop Size16, Size32, and
93 * i386-opc.h (Size16, Size32, Size64): Delete.
95 (SIZE16, SIZE32, SIZE64): Define.
96 (struct i386_opcode_modifier): Drop size16, size32, and size64.
98 * i386-opc.tbl (Size16, Size32, Size64): Define.
99 * i386-tbl.h: Re-generate.
101 2018-10-09 Sudakshina Das <sudi.das@arm.com>
103 * aarch64-opc.c (operand_general_constraint_met_p): Add
104 SSBS in the check for one-bit immediate.
105 (aarch64_sys_regs): New entry for SSBS.
106 (aarch64_sys_reg_supported_p): New check for above.
107 (aarch64_pstatefields): New entry for SSBS.
108 (aarch64_pstatefield_supported_p): New check for above.
110 2018-10-09 Sudakshina Das <sudi.das@arm.com>
112 * aarch64-opc.c (aarch64_sys_regs): New entries for
113 scxtnum_el[0,1,2,3,12] and id_pfr2_el1.
114 (aarch64_sys_reg_supported_p): New checks for above.
116 2018-10-09 Sudakshina Das <sudi.das@arm.com>
118 * aarch64-opc.h (HINT_OPD_NOPRINT, HINT_ENCODE): New.
119 (HINT_FLAG, HINT_VALUE): New macros to encode NO_PRINT flag
120 with the hint immediate.
121 * aarch64-opc.c (aarch64_hint_options): New entries for
122 c, j, jc and default (with HINT_OPD_F_NOPRINT flag) for BTI.
123 (aarch64_print_operand): Add case for AARCH64_OPND_BTI_TARGET
124 while checking for HINT_OPD_F_NOPRINT flag.
125 * aarch64-dis.c (aarch64_ext_hint): Use new HINT_VALUE to
127 * aarch64-tbl.h (aarch64_feature_bti, BTI, BTI_INSN): New.
128 (aarch64_opcode_table): Add entry for BTI.
129 (AARCH64_OPERANDS): Add new description for BTI targets.
130 * aarch64-asm-2.c: Regenerate.
131 * aarch64-dis-2.c: Regenerate.
132 * aarch64-opc-2.c: Regenerate.
134 2018-10-09 Sudakshina Das <sudi.das@arm.com>
136 * aarch64-opc.c (aarch64_sys_regs): New entries for
138 (aarch64_sys_reg_supported_p): New check for above.
140 2018-10-09 Sudakshina Das <sudi.das@arm.com>
142 * aarch64-opc.c (aarch64_sys_regs_dc): New entry for cvadp.
143 (aarch64_sys_ins_reg_supported_p): New check for above.
145 2018-10-09 Sudakshina Das <sudi.das@arm.com>
147 * aarch64-dis.c (aarch64_ext_sysins_op): Add case for
148 AARCH64_OPND_SYSREG_SR.
149 * aarch64-opc.c (aarch64_print_operand): Likewise.
150 (aarch64_sys_regs_sr): Define table.
151 (aarch64_sys_ins_reg_supported_p): Check for RCTX with
152 AARCH64_FEATURE_PREDRES.
153 * aarch64-tbl.h (aarch64_feature_predres): New.
154 (PREDRES, PREDRES_INSN): New.
155 (aarch64_opcode_table): Add entries for cfp, dvp and cpp.
156 (AARCH64_OPERANDS): Add new description for SYSREG_SR.
157 * aarch64-asm-2.c: Regenerate.
158 * aarch64-dis-2.c: Regenerate.
159 * aarch64-opc-2.c: Regenerate.
161 2018-10-09 Sudakshina Das <sudi.das@arm.com>
163 * aarch64-tbl.h (aarch64_feature_sb): New.
165 (aarch64_opcode_table): Add entry for sb.
166 * aarch64-asm-2.c: Regenerate.
167 * aarch64-dis-2.c: Regenerate.
168 * aarch64-opc-2.c: Regenerate.
170 2018-10-09 Sudakshina Das <sudi.das@arm.com>
172 * aarch64-tbl.h (aarch64_feature_flagmanip): New.
173 (aarch64_feature_frintts): New.
174 (FLAGMANIP, FRINTTS): New.
175 (aarch64_opcode_table): Add entries for xaflag, axflag
176 and frint[32,64][x,z] instructions.
177 * aarch64-asm-2.c: Regenerate.
178 * aarch64-dis-2.c: Regenerate.
179 * aarch64-opc-2.c: Regenerate.
181 2018-10-09 Sudakshina Das <sudi.das@arm.com>
183 * aarch64-tbl.h (aarch64_feature_set aarch64_feature_v8_5): New.
184 (ARMV8_5, V8_5_INSN): New.
186 2018-10-08 Tamar Christina <tamar.christina@arm.com>
188 * aarch64-opc.c (verify_constraints): Use memset instead of {0}.
190 2018-10-05 H.J. Lu <hongjiu.lu@intel.com>
192 * i386-dis.c (rm_table): Add enclv.
193 * i386-opc.tbl: Add enclv.
194 * i386-tbl.h: Regenerated.
196 2018-10-05 Sudakshina Das <sudi.das@arm.com>
198 * arm-dis.c (arm_opcodes): Add sb.
199 (thumb32_opcodes): Likewise.
201 2018-10-05 Richard Henderson <rth@twiddle.net>
202 Stafford Horne <shorne@gmail.com>
204 * or1k-desc.c: Regenerate.
205 * or1k-desc.h: Regenerate.
206 * or1k-opc.c: Regenerate.
207 * or1k-opc.h: Regenerate.
208 * or1k-opinst.c: Regenerate.
210 2018-10-05 Richard Henderson <rth@twiddle.net>
212 * or1k-asm.c: Regenerated.
213 * or1k-desc.c: Regenerated.
214 * or1k-desc.h: Regenerated.
215 * or1k-dis.c: Regenerated.
216 * or1k-ibld.c: Regenerated.
217 * or1k-opc.c: Regenerated.
218 * or1k-opc.h: Regenerated.
219 * or1k-opinst.c: Regenerated.
221 2018-10-05 Richard Henderson <rth@twiddle.net>
223 * or1k-asm.c: Regenerate.
225 2018-10-03 Tamar Christina <tamar.christina@arm.com>
227 * aarch64-asm.c (aarch64_opcode_encode): Apply constraint verifier.
228 * aarch64-dis.c (print_operands): Refactor to take notes.
229 (print_verifier_notes): New.
230 (print_aarch64_insn): Apply constraint verifier.
231 (print_insn_aarch64_word): Update call to print_aarch64_insn.
232 * aarch64-opc.c (aarch64_print_operand): Remove attribute, update notes format.
234 2018-10-03 Tamar Christina <tamar.christina@arm.com>
236 * aarch64-opc.c (init_insn_block): New.
237 (verify_constraints, aarch64_is_destructive_by_operands): New.
238 * aarch64-opc.h (verify_constraints): New.
240 2018-10-03 Tamar Christina <tamar.christina@arm.com>
242 * aarch64-dis.c (aarch64_opcode_decode): Update verifier call.
243 * aarch64-opc.c (verify_ldpsw): Update arguments.
245 2018-10-03 Tamar Christina <tamar.christina@arm.com>
247 * aarch64-dis.c (ERR_OK, ERR_UND, ERR_UNP, ERR_NYI): Remove.
248 (aarch64_decode_insn, print_insn_aarch64_word): Use err_type.
250 2018-10-03 Tamar Christina <tamar.christina@arm.com>
252 * aarch64-asm.c (aarch64_opcode_encode): Add insn_sequence.
253 * aarch64-dis.c (insn_sequence): New.
255 2018-10-03 Tamar Christina <tamar.christina@arm.com>
257 * aarch64-tbl.h (CORE_INSN, __FP_INSN, SIMD_INSN, CRYP_INSN, _CRC_INSN,
258 _LSE_INSN, _LOR_INSN, RDMA_INSN, FF16_INSN, SF16_INSN, V8_2_INSN,
259 _SVE_INSN, V8_3_INSN, CNUM_INSN, RCPC_INSN, SHA2_INSN, AES_INSN,
260 V8_4_INSN, SHA3_INSN, SM4_INSN, FP16_V8_2_INSN, DOT_INSN): Initialize
263 (struct aarch64_opcode): (fjcvtzs, ldpsw, ldpsw, esb, psb): Initialize
265 (movprfx): Change _SVE_INSN into _SVE_INSNC, add C_SCAN_MOVPRFX and
267 (msb, mul, neg, not, orr, rbit, revb, revh, revw, sabd, scvtf,
268 sdiv, sdivr, sdot, smax, smin, smulh, splice, sqadd, sqdecd, sqdech,
269 sqdecp, sqdecw, sqincd, sqinch, sqincp, sqincw, sqsub, sub, subr, sxtb,
270 sxth, sxtw, uabd, ucvtf, udiv, udivr, udot, umax, umin, umulh, uqadd,
271 uqdecd, uqdech, uqdecp, uqdecw, uqincd, uqinch, uqincp, uqincw, uqsub,
272 uxtb, uxth, uxtw, bic, eon, orn, mov, fmov): Change _SVE_INSN into _SVE_INSNC and add
273 C_SCAN_MOVPRFX and C_MAX_ELEM constraints.
275 2018-10-02 Palmer Dabbelt <palmer@sifive.com>
277 * riscv-opc.c (riscv_opcodes) <fence.tso>: New opcode.
279 2018-09-23 Sandra Loosemore <sandra@codesourcery.com>
281 * nios2-dis.c (nios2_print_insn_arg): Make sure signed conversions
282 are used when extracting signed fields and converting them to
283 potentially 64-bit types.
285 2018-09-21 Simon Marchi <simon.marchi@ericsson.com>
287 * Makefile.am: Remove NO_WMISSING_FIELD_INITIALIZERS.
288 * Makefile.in: Re-generate.
289 * aclocal.m4: Re-generate.
290 * configure: Re-generate.
291 * configure.ac: Remove check for -Wno-missing-field-initializers.
292 * csky-opc.h (csky_v1_opcodes): Initialize all fields of last element.
293 (csky_v2_opcodes): Likewise.
295 2018-09-20 Maciej W. Rozycki <macro@linux-mips.org>
297 * arc-nps400-tbl.h: Append `ull' to large constants throughout.
299 2018-09-20 Nelson Chu <nelson.chu1990@gmail.com>
301 * nds32-asm.c (operand_fields): Remove the unused fields.
302 (nds32_opcodes): Remove the unused instructions.
303 * nds32-dis.c (nds32_ex9_info): Removed.
304 (nds32_parse_opcode): Updated.
305 (print_insn_nds32): Likewise.
306 * nds32-asm.c (config.h, stdlib.h, string.h): New includes.
307 (LEX_SET_FIELD, LEX_GET_FIELD): Update defines.
308 (nds32_asm_init, build_operand_hash_table, build_keyword_hash_table,
309 build_opcode_hash_table): New functions.
310 (nds32_keyword_table, nds32_keyword_count_table, nds32_field_table,
311 nds32_opcode_table): New.
312 (hw_ktabs): Declare it to a pointer rather than an array.
313 (build_hash_table): Removed.
314 * nds32-asm.h (enum): Add SYN_INPUT, SYN_OUTPUT, SYN_LOPT,
315 SYN_ROPT and upadte HW_GPR and HW_INT.
316 * nds32-dis.c (keywords): Remove const.
317 (match_field): New function.
318 (nds32_parse_opcode): Updated.
319 * disassemble.c (disassemble_init_for_target):
320 Add disassemble_init_nds32.
321 * nds32-dis.c (eum map_type): New.
322 (nds32_private_data): Likewise.
323 (get_mapping_symbol_type, is_mapping_symbol, nds32_symbol_is_valid,
324 nds32_add_opcode_hash_table, disassemble_init_nds32): New functions.
325 (print_insn_nds32): Updated.
326 * nds32-asm.c (parse_aext_reg): Add new parameter.
327 (parse_re, parse_re2, parse_aext_reg): Only reduced registers
330 * nds32-asm.c (keyword_usr, keyword_sr): Updated.
331 (operand_fields): Add new fields.
332 (nds32_opcodes): Add new instructions.
333 (keyword_aridxi_mx): New keyword.
334 * nds32-asm.h (enum): Add NASM_ATTR_DSP_ISAEXT, HW_AEXT_ARIDXI_MX
336 (ALU2_1, ALU2_2, ALU2_3): New macros.
337 * nds32-dis.c (nds32_filter_unknown_insn): Updated.
339 2018-09-17 Kito Cheng <kito@andestech.com>
341 * riscv-opc.c (riscv_opcodes): Adjust the order of ble and bleu.
343 2018-09-17 H.J. Lu <hongjiu.lu@intel.com>
346 * i386-dis-evex.h (evex_table): Use EVEX_LEN_0F6E_P_2,
347 EVEX_LEN_0F7E_P_1, EVEX_LEN_0F7E_P_2 and EVEX_LEN_0FD6_P_2.
348 (EVEX_LEN_0F6E_P_2): New EVEX_LEN_TABLE entry.
349 (EVEX_LEN_0F7E_P_1): Likewise.
350 (EVEX_LEN_0F7E_P_2): Likewise.
351 (EVEX_LEN_0FD6_P_2): Likewise.
352 * i386-dis.c (USE_EVEX_LEN_TABLE): New.
353 (EVEX_LEN_TABLE): Likewise.
354 (EVEX_LEN_0F6E_P_2): New enum.
355 (EVEX_LEN_0F7E_P_1): Likewise.
356 (EVEX_LEN_0F7E_P_2): Likewise.
357 (EVEX_LEN_0FD6_P_2): Likewise.
358 (evex_len_table): New.
359 (get_valid_dis386): Handle USE_EVEX_LEN_TABLE.
360 * i386-opc.tbl: Set EVex=2 on EVEX.128 only vmovd and vmovq.
361 * i386-tbl.h: Regenerated.
363 2018-09-17 H.J. Lu <hongjiu.lu@intel.com>
366 * i386-dis.c (vex_len_table): Update VEX_LEN_0F6E_P_2 and
367 VEX_LEN_0F7E_P_2 entries.
368 * i386-opc.tbl: Set Vex=1 on VEX.128 only vmovd and vmovq.
369 * i386-tbl.h: Regenerated.
371 2018-09-17 H.J. Lu <hongjiu.lu@intel.com>
373 * i386-dis.c (VZERO_Fixup): Removed.
375 (VEX_LEN_0F10_P_1): Likewise.
376 (VEX_LEN_0F10_P_3): Likewise.
377 (VEX_LEN_0F11_P_1): Likewise.
378 (VEX_LEN_0F11_P_3): Likewise.
379 (VEX_LEN_0F2E_P_0): Likewise.
380 (VEX_LEN_0F2E_P_2): Likewise.
381 (VEX_LEN_0F2F_P_0): Likewise.
382 (VEX_LEN_0F2F_P_2): Likewise.
383 (VEX_LEN_0F51_P_1): Likewise.
384 (VEX_LEN_0F51_P_3): Likewise.
385 (VEX_LEN_0F52_P_1): Likewise.
386 (VEX_LEN_0F53_P_1): Likewise.
387 (VEX_LEN_0F58_P_1): Likewise.
388 (VEX_LEN_0F58_P_3): Likewise.
389 (VEX_LEN_0F59_P_1): Likewise.
390 (VEX_LEN_0F59_P_3): Likewise.
391 (VEX_LEN_0F5A_P_1): Likewise.
392 (VEX_LEN_0F5A_P_3): Likewise.
393 (VEX_LEN_0F5C_P_1): Likewise.
394 (VEX_LEN_0F5C_P_3): Likewise.
395 (VEX_LEN_0F5D_P_1): Likewise.
396 (VEX_LEN_0F5D_P_3): Likewise.
397 (VEX_LEN_0F5E_P_1): Likewise.
398 (VEX_LEN_0F5E_P_3): Likewise.
399 (VEX_LEN_0F5F_P_1): Likewise.
400 (VEX_LEN_0F5F_P_3): Likewise.
401 (VEX_LEN_0FC2_P_1): Likewise.
402 (VEX_LEN_0FC2_P_3): Likewise.
403 (VEX_LEN_0F3A0A_P_2): Likewise.
404 (VEX_LEN_0F3A0B_P_2): Likewise.
405 (VEX_W_0F10_P_0): Likewise.
406 (VEX_W_0F10_P_1): Likewise.
407 (VEX_W_0F10_P_2): Likewise.
408 (VEX_W_0F10_P_3): Likewise.
409 (VEX_W_0F11_P_0): Likewise.
410 (VEX_W_0F11_P_1): Likewise.
411 (VEX_W_0F11_P_2): Likewise.
412 (VEX_W_0F11_P_3): Likewise.
413 (VEX_W_0F12_P_0_M_0): Likewise.
414 (VEX_W_0F12_P_0_M_1): Likewise.
415 (VEX_W_0F12_P_1): Likewise.
416 (VEX_W_0F12_P_2): Likewise.
417 (VEX_W_0F12_P_3): Likewise.
418 (VEX_W_0F13_M_0): Likewise.
419 (VEX_W_0F14): Likewise.
420 (VEX_W_0F15): Likewise.
421 (VEX_W_0F16_P_0_M_0): Likewise.
422 (VEX_W_0F16_P_0_M_1): Likewise.
423 (VEX_W_0F16_P_1): Likewise.
424 (VEX_W_0F16_P_2): Likewise.
425 (VEX_W_0F17_M_0): Likewise.
426 (VEX_W_0F28): Likewise.
427 (VEX_W_0F29): Likewise.
428 (VEX_W_0F2B_M_0): Likewise.
429 (VEX_W_0F2E_P_0): Likewise.
430 (VEX_W_0F2E_P_2): Likewise.
431 (VEX_W_0F2F_P_0): Likewise.
432 (VEX_W_0F2F_P_2): Likewise.
433 (VEX_W_0F50_M_0): Likewise.
434 (VEX_W_0F51_P_0): Likewise.
435 (VEX_W_0F51_P_1): Likewise.
436 (VEX_W_0F51_P_2): Likewise.
437 (VEX_W_0F51_P_3): Likewise.
438 (VEX_W_0F52_P_0): Likewise.
439 (VEX_W_0F52_P_1): Likewise.
440 (VEX_W_0F53_P_0): Likewise.
441 (VEX_W_0F53_P_1): Likewise.
442 (VEX_W_0F58_P_0): Likewise.
443 (VEX_W_0F58_P_1): Likewise.
444 (VEX_W_0F58_P_2): Likewise.
445 (VEX_W_0F58_P_3): Likewise.
446 (VEX_W_0F59_P_0): Likewise.
447 (VEX_W_0F59_P_1): Likewise.
448 (VEX_W_0F59_P_2): Likewise.
449 (VEX_W_0F59_P_3): Likewise.
450 (VEX_W_0F5A_P_0): Likewise.
451 (VEX_W_0F5A_P_1): Likewise.
452 (VEX_W_0F5A_P_3): Likewise.
453 (VEX_W_0F5B_P_0): Likewise.
454 (VEX_W_0F5B_P_1): Likewise.
455 (VEX_W_0F5B_P_2): Likewise.
456 (VEX_W_0F5C_P_0): Likewise.
457 (VEX_W_0F5C_P_1): Likewise.
458 (VEX_W_0F5C_P_2): Likewise.
459 (VEX_W_0F5C_P_3): Likewise.
460 (VEX_W_0F5D_P_0): Likewise.
461 (VEX_W_0F5D_P_1): Likewise.
462 (VEX_W_0F5D_P_2): Likewise.
463 (VEX_W_0F5D_P_3): Likewise.
464 (VEX_W_0F5E_P_0): Likewise.
465 (VEX_W_0F5E_P_1): Likewise.
466 (VEX_W_0F5E_P_2): Likewise.
467 (VEX_W_0F5E_P_3): Likewise.
468 (VEX_W_0F5F_P_0): Likewise.
469 (VEX_W_0F5F_P_1): Likewise.
470 (VEX_W_0F5F_P_2): Likewise.
471 (VEX_W_0F5F_P_3): Likewise.
472 (VEX_W_0F60_P_2): Likewise.
473 (VEX_W_0F61_P_2): Likewise.
474 (VEX_W_0F62_P_2): Likewise.
475 (VEX_W_0F63_P_2): Likewise.
476 (VEX_W_0F64_P_2): Likewise.
477 (VEX_W_0F65_P_2): Likewise.
478 (VEX_W_0F66_P_2): Likewise.
479 (VEX_W_0F67_P_2): Likewise.
480 (VEX_W_0F68_P_2): Likewise.
481 (VEX_W_0F69_P_2): Likewise.
482 (VEX_W_0F6A_P_2): Likewise.
483 (VEX_W_0F6B_P_2): Likewise.
484 (VEX_W_0F6C_P_2): Likewise.
485 (VEX_W_0F6D_P_2): Likewise.
486 (VEX_W_0F6F_P_1): Likewise.
487 (VEX_W_0F6F_P_2): Likewise.
488 (VEX_W_0F70_P_1): Likewise.
489 (VEX_W_0F70_P_2): Likewise.
490 (VEX_W_0F70_P_3): Likewise.
491 (VEX_W_0F71_R_2_P_2): Likewise.
492 (VEX_W_0F71_R_4_P_2): Likewise.
493 (VEX_W_0F71_R_6_P_2): Likewise.
494 (VEX_W_0F72_R_2_P_2): Likewise.
495 (VEX_W_0F72_R_4_P_2): Likewise.
496 (VEX_W_0F72_R_6_P_2): Likewise.
497 (VEX_W_0F73_R_2_P_2): Likewise.
498 (VEX_W_0F73_R_3_P_2): Likewise.
499 (VEX_W_0F73_R_6_P_2): Likewise.
500 (VEX_W_0F73_R_7_P_2): Likewise.
501 (VEX_W_0F74_P_2): Likewise.
502 (VEX_W_0F75_P_2): Likewise.
503 (VEX_W_0F76_P_2): Likewise.
504 (VEX_W_0F77_P_0): Likewise.
505 (VEX_W_0F7C_P_2): Likewise.
506 (VEX_W_0F7C_P_3): Likewise.
507 (VEX_W_0F7D_P_2): Likewise.
508 (VEX_W_0F7D_P_3): Likewise.
509 (VEX_W_0F7E_P_1): Likewise.
510 (VEX_W_0F7F_P_1): Likewise.
511 (VEX_W_0F7F_P_2): Likewise.
512 (VEX_W_0FAE_R_2_M_0): Likewise.
513 (VEX_W_0FAE_R_3_M_0): Likewise.
514 (VEX_W_0FC2_P_0): Likewise.
515 (VEX_W_0FC2_P_1): Likewise.
516 (VEX_W_0FC2_P_2): Likewise.
517 (VEX_W_0FC2_P_3): Likewise.
518 (VEX_W_0FD0_P_2): Likewise.
519 (VEX_W_0FD0_P_3): Likewise.
520 (VEX_W_0FD1_P_2): Likewise.
521 (VEX_W_0FD2_P_2): Likewise.
522 (VEX_W_0FD3_P_2): Likewise.
523 (VEX_W_0FD4_P_2): Likewise.
524 (VEX_W_0FD5_P_2): Likewise.
525 (VEX_W_0FD6_P_2): Likewise.
526 (VEX_W_0FD7_P_2_M_1): Likewise.
527 (VEX_W_0FD8_P_2): Likewise.
528 (VEX_W_0FD9_P_2): Likewise.
529 (VEX_W_0FDA_P_2): Likewise.
530 (VEX_W_0FDB_P_2): Likewise.
531 (VEX_W_0FDC_P_2): Likewise.
532 (VEX_W_0FDD_P_2): Likewise.
533 (VEX_W_0FDE_P_2): Likewise.
534 (VEX_W_0FDF_P_2): Likewise.
535 (VEX_W_0FE0_P_2): Likewise.
536 (VEX_W_0FE1_P_2): Likewise.
537 (VEX_W_0FE2_P_2): Likewise.
538 (VEX_W_0FE3_P_2): Likewise.
539 (VEX_W_0FE4_P_2): Likewise.
540 (VEX_W_0FE5_P_2): Likewise.
541 (VEX_W_0FE6_P_1): Likewise.
542 (VEX_W_0FE6_P_2): Likewise.
543 (VEX_W_0FE6_P_3): Likewise.
544 (VEX_W_0FE7_P_2_M_0): Likewise.
545 (VEX_W_0FE8_P_2): Likewise.
546 (VEX_W_0FE9_P_2): Likewise.
547 (VEX_W_0FEA_P_2): Likewise.
548 (VEX_W_0FEB_P_2): Likewise.
549 (VEX_W_0FEC_P_2): Likewise.
550 (VEX_W_0FED_P_2): Likewise.
551 (VEX_W_0FEE_P_2): Likewise.
552 (VEX_W_0FEF_P_2): Likewise.
553 (VEX_W_0FF0_P_3_M_0): Likewise.
554 (VEX_W_0FF1_P_2): Likewise.
555 (VEX_W_0FF2_P_2): Likewise.
556 (VEX_W_0FF3_P_2): Likewise.
557 (VEX_W_0FF4_P_2): Likewise.
558 (VEX_W_0FF5_P_2): Likewise.
559 (VEX_W_0FF6_P_2): Likewise.
560 (VEX_W_0FF7_P_2): Likewise.
561 (VEX_W_0FF8_P_2): Likewise.
562 (VEX_W_0FF9_P_2): Likewise.
563 (VEX_W_0FFA_P_2): Likewise.
564 (VEX_W_0FFB_P_2): Likewise.
565 (VEX_W_0FFC_P_2): Likewise.
566 (VEX_W_0FFD_P_2): Likewise.
567 (VEX_W_0FFE_P_2): Likewise.
568 (VEX_W_0F3800_P_2): Likewise.
569 (VEX_W_0F3801_P_2): Likewise.
570 (VEX_W_0F3802_P_2): Likewise.
571 (VEX_W_0F3803_P_2): Likewise.
572 (VEX_W_0F3804_P_2): Likewise.
573 (VEX_W_0F3805_P_2): Likewise.
574 (VEX_W_0F3806_P_2): Likewise.
575 (VEX_W_0F3807_P_2): Likewise.
576 (VEX_W_0F3808_P_2): Likewise.
577 (VEX_W_0F3809_P_2): Likewise.
578 (VEX_W_0F380A_P_2): Likewise.
579 (VEX_W_0F380B_P_2): Likewise.
580 (VEX_W_0F3817_P_2): Likewise.
581 (VEX_W_0F381C_P_2): Likewise.
582 (VEX_W_0F381D_P_2): Likewise.
583 (VEX_W_0F381E_P_2): Likewise.
584 (VEX_W_0F3820_P_2): Likewise.
585 (VEX_W_0F3821_P_2): Likewise.
586 (VEX_W_0F3822_P_2): Likewise.
587 (VEX_W_0F3823_P_2): Likewise.
588 (VEX_W_0F3824_P_2): Likewise.
589 (VEX_W_0F3825_P_2): Likewise.
590 (VEX_W_0F3828_P_2): Likewise.
591 (VEX_W_0F3829_P_2): Likewise.
592 (VEX_W_0F382A_P_2_M_0): Likewise.
593 (VEX_W_0F382B_P_2): Likewise.
594 (VEX_W_0F3830_P_2): Likewise.
595 (VEX_W_0F3831_P_2): Likewise.
596 (VEX_W_0F3832_P_2): Likewise.
597 (VEX_W_0F3833_P_2): Likewise.
598 (VEX_W_0F3834_P_2): Likewise.
599 (VEX_W_0F3835_P_2): Likewise.
600 (VEX_W_0F3837_P_2): Likewise.
601 (VEX_W_0F3838_P_2): Likewise.
602 (VEX_W_0F3839_P_2): Likewise.
603 (VEX_W_0F383A_P_2): Likewise.
604 (VEX_W_0F383B_P_2): Likewise.
605 (VEX_W_0F383C_P_2): Likewise.
606 (VEX_W_0F383D_P_2): Likewise.
607 (VEX_W_0F383E_P_2): Likewise.
608 (VEX_W_0F383F_P_2): Likewise.
609 (VEX_W_0F3840_P_2): Likewise.
610 (VEX_W_0F3841_P_2): Likewise.
611 (VEX_W_0F38DB_P_2): Likewise.
612 (VEX_W_0F3A08_P_2): Likewise.
613 (VEX_W_0F3A09_P_2): Likewise.
614 (VEX_W_0F3A0A_P_2): Likewise.
615 (VEX_W_0F3A0B_P_2): Likewise.
616 (VEX_W_0F3A0C_P_2): Likewise.
617 (VEX_W_0F3A0D_P_2): Likewise.
618 (VEX_W_0F3A0E_P_2): Likewise.
619 (VEX_W_0F3A0F_P_2): Likewise.
620 (VEX_W_0F3A21_P_2): Likewise.
621 (VEX_W_0F3A40_P_2): Likewise.
622 (VEX_W_0F3A41_P_2): Likewise.
623 (VEX_W_0F3A42_P_2): Likewise.
624 (VEX_W_0F3A62_P_2): Likewise.
625 (VEX_W_0F3A63_P_2): Likewise.
626 (VEX_W_0F3ADF_P_2): Likewise.
627 (VEX_LEN_0F77_P_0): New.
628 (prefix_table): Update PREFIX_VEX_0F10, PREFIX_VEX_0F11,
629 PREFIX_VEX_0F12, PREFIX_VEX_0F16, PREFIX_VEX_0F2E,
630 PREFIX_VEX_0F2F, PREFIX_VEX_0F51, PREFIX_VEX_0F52,
631 PREFIX_VEX_0F53, PREFIX_VEX_0F58, PREFIX_VEX_0F59,
632 PREFIX_VEX_0F5A, PREFIX_VEX_0F5B, PREFIX_VEX_0F5C,
633 PREFIX_VEX_0F5D, PREFIX_VEX_0F5E, PREFIX_VEX_0F5F,
634 PREFIX_VEX_0F60, PREFIX_VEX_0F61, PREFIX_VEX_0F62,
635 PREFIX_VEX_0F63, PREFIX_VEX_0F64, PREFIX_VEX_0F65,
636 PREFIX_VEX_0F66, PREFIX_VEX_0F67, PREFIX_VEX_0F68,
637 PREFIX_VEX_0F69, PREFIX_VEX_0F6A, PREFIX_VEX_0F6B,
638 PREFIX_VEX_0F6C, PREFIX_VEX_0F6D, PREFIX_VEX_0F6F,
639 PREFIX_VEX_0F70, PREFIX_VEX_0F71_REG_2, PREFIX_VEX_0F71_REG_4,
640 PREFIX_VEX_0F71_REG_6, PREFIX_VEX_0F72_REG_4,
641 PREFIX_VEX_0F72_REG_6, PREFIX_VEX_0F73_REG_2,
642 PREFIX_VEX_0F73_REG_3, PREFIX_VEX_0F73_REG_6,
643 PREFIX_VEX_0F73_REG_7, PREFIX_VEX_0F74, PREFIX_VEX_0F75,
644 PREFIX_VEX_0F76, PREFIX_VEX_0F77, PREFIX_VEX_0F7C,
645 PREFIX_VEX_0F7D, PREFIX_VEX_0F7F, PREFIX_VEX_0FC2,
646 PREFIX_VEX_0FD0, PREFIX_VEX_0FD1, PREFIX_VEX_0FD2,
647 PREFIX_VEX_0FD3, PREFIX_VEX_0FD4, PREFIX_VEX_0FD5,
648 PREFIX_VEX_0FD8, PREFIX_VEX_0FD9, PREFIX_VEX_0FDA,
649 PREFIX_VEX_0FDC, PREFIX_VEX_0FDD, PREFIX_VEX_0FDE,
650 PREFIX_VEX_0FDF, PREFIX_VEX_0FE0, PREFIX_VEX_0FE1,
651 PREFIX_VEX_0FE2, PREFIX_VEX_0FE3, PREFIX_VEX_0FE4,
652 PREFIX_VEX_0FE5, PREFIX_VEX_0FE6, PREFIX_VEX_0FE8,
653 PREFIX_VEX_0FE9, PREFIX_VEX_0FEA, PREFIX_VEX_0FEB,
654 PREFIX_VEX_0FEC, PREFIX_VEX_0FED, PREFIX_VEX_0FEE,
655 PREFIX_VEX_0FEF, PREFIX_VEX_0FF1. PREFIX_VEX_0FF2,
656 PREFIX_VEX_0FF3, PREFIX_VEX_0FF4, PREFIX_VEX_0FF5,
657 PREFIX_VEX_0FF6, PREFIX_VEX_0FF8, PREFIX_VEX_0FF9,
658 PREFIX_VEX_0FFA, PREFIX_VEX_0FFB, PREFIX_VEX_0FFC,
659 PREFIX_VEX_0FFD, PREFIX_VEX_0FFE, PREFIX_VEX_0F3800,
660 PREFIX_VEX_0F3801, PREFIX_VEX_0F3802, PREFIX_VEX_0F3803,
661 PREFIX_VEX_0F3804, PREFIX_VEX_0F3805, PREFIX_VEX_0F3806,
662 PREFIX_VEX_0F3807, PREFIX_VEX_0F3808, PREFIX_VEX_0F3809,
663 PREFIX_VEX_0F380A, PREFIX_VEX_0F380B, PREFIX_VEX_0F3817,
664 PREFIX_VEX_0F381C, PREFIX_VEX_0F381D, PREFIX_VEX_0F381E,
665 PREFIX_VEX_0F3820, PREFIX_VEX_0F3821, PREFIX_VEX_0F3822,
666 PREFIX_VEX_0F3823, PREFIX_VEX_0F3824, PREFIX_VEX_0F3825,
667 PREFIX_VEX_0F3828, PREFIX_VEX_0F3829, PREFIX_VEX_0F382B,
668 PREFIX_VEX_0F382C, PREFIX_VEX_0F3831, PREFIX_VEX_0F3832,
669 PREFIX_VEX_0F3833, PREFIX_VEX_0F3834, PREFIX_VEX_0F3835,
670 PREFIX_VEX_0F3837, PREFIX_VEX_0F3838, PREFIX_VEX_0F3839,
671 PREFIX_VEX_0F383A, PREFIX_VEX_0F383B, PREFIX_VEX_0F383C,
672 PREFIX_VEX_0F383D, PREFIX_VEX_0F383E, PREFIX_VEX_0F383F,
673 PREFIX_VEX_0F3840, PREFIX_VEX_0F3A08, PREFIX_VEX_0F3A09,
674 PREFIX_VEX_0F3A0A, PREFIX_VEX_0F3A0B, PREFIX_VEX_0F3A0C,
675 PREFIX_VEX_0F3A0D, PREFIX_VEX_0F3A0E, PREFIX_VEX_0F3A0F,
676 PREFIX_VEX_0F3A40 and PREFIX_VEX_0F3A42 entries.
677 (vex_table): Update VEX 0F28 and 0F29 entries.
678 (vex_len_table): Update VEX_LEN_0F10_P_1, VEX_LEN_0F10_P_3,
679 VEX_LEN_0F11_P_1, VEX_LEN_0F11_P_3, VEX_LEN_0F2E_P_0,
680 VEX_LEN_0F2E_P_2, VEX_LEN_0F2F_P_0, VEX_LEN_0F2F_P_2,
681 VEX_LEN_0F51_P_1, VEX_LEN_0F51_P_3, VEX_LEN_0F52_P_1,
682 VEX_LEN_0F53_P_1, VEX_LEN_0F58_P_1, VEX_LEN_0F58_P_3,
683 VEX_LEN_0F59_P_1, VEX_LEN_0F59_P_3, VEX_LEN_0F5A_P_1,
684 VEX_LEN_0F5A_P_3, VEX_LEN_0F5C_P_1, VEX_LEN_0F5C_P_3,
685 VEX_LEN_0F5D_P_1, VEX_LEN_0F5D_P_3, VEX_LEN_0F5E_P_1,
686 VEX_LEN_0F5E_P_3, VEX_LEN_0F5F_P_1, VEX_LEN_0F5F_P_3,
687 VEX_LEN_0FC2_P_1, VEX_LEN_0FC2_P_3, VEX_LEN_0F3A0A_P_2 and
688 VEX_LEN_0F3A0B_P_2 entries.
689 (vex_w_table): Remove VEX_W_0F10_P_0, VEX_W_0F10_P_1,
690 VEX_W_0F10_P_2, VEX_W_0F10_P_3, VEX_W_0F11_P_0, VEX_W_0F11_P_1,
691 VEX_W_0F11_P_2, VEX_W_0F11_P_3, VEX_W_0F12_P_0_M_0,
692 VEX_W_0F12_P_0_M_1, VEX_W_0F12_P_1, VEX_W_0F12_P_2,
693 VEX_W_0F12_P_3, VEX_W_0F13_M_0, VEX_W_0F14, VEX_W_0F15,
694 VEX_W_0F16_P_0_M_0, VEX_W_0F16_P_0_M_1, VEX_W_0F16_P_1,
695 VEX_W_0F16_P_2, VEX_W_0F17_M_0, VEX_W_0F28, VEX_W_0F29,
696 VEX_W_0F2B_M_0, VEX_W_0F2E_P_0, VEX_W_0F2E_P_2, VEX_W_0F2F_P_0,
697 VEX_W_0F2F_P_2, VEX_W_0F50_M_0, VEX_W_0F51_P_0, VEX_W_0F51_P_1,
698 VEX_W_0F51_P_2, VEX_W_0F51_P_3, VEX_W_0F52_P_0, VEX_W_0F52_P_1,
699 VEX_W_0F53_P_0, VEX_W_0F53_P_1, VEX_W_0F58_P_0, VEX_W_0F58_P_1,
700 VEX_W_0F58_P_2, VEX_W_0F58_P_3, VEX_W_0F59_P_0, VEX_W_0F59_P_1,
701 VEX_W_0F59_P_2, VEX_W_0F59_P_3, VEX_W_0F5A_P_0, VEX_W_0F5A_P_1,
702 VEX_W_0F5A_P_3, VEX_W_0F5B_P_0, VEX_W_0F5B_P_1, VEX_W_0F5B_P_2,
703 VEX_W_0F5C_P_0, VEX_W_0F5C_P_1, VEX_W_0F5C_P_2, VEX_W_0F5C_P_3,
704 VEX_W_0F5D_P_0, VEX_W_0F5D_P_1, VEX_W_0F5D_P_2, VEX_W_0F5D_P_3,
705 VEX_W_0F5E_P_0, VEX_W_0F5E_P_1, VEX_W_0F5E_P_2, VEX_W_0F5E_P_3,
706 VEX_W_0F5F_P_0, VEX_W_0F5F_P_1, VEX_W_0F5F_P_2, VEX_W_0F5F_P_3,
707 VEX_W_0F60_P_2, VEX_W_0F61_P_2, VEX_W_0F62_P_2, VEX_W_0F63_P_2,
708 VEX_W_0F64_P_2, VEX_W_0F65_P_2, VEX_W_0F66_P_2, VEX_W_0F67_P_2,
709 VEX_W_0F68_P_2, VEX_W_0F69_P_2, VEX_W_0F6A_P_2, VEX_W_0F6B_P_2,
710 VEX_W_0F6C_P_2, VEX_W_0F6D_P_2, VEX_W_0F6F_P_1, VEX_W_0F6F_P_2,
711 VEX_W_0F70_P_1, VEX_W_0F70_P_2, VEX_W_0F70_P_3,
712 VEX_W_0F71_R_2_P_2, VEX_W_0F71_R_4_P_2, VEX_W_0F71_R_6_P_2,
713 VEX_W_0F72_R_2_P_2, VEX_W_0F72_R_4_P_2, VEX_W_0F72_R_6_P_2,
714 VEX_W_0F73_R_2_P_2, VEX_W_0F73_R_3_P_2, VEX_W_0F73_R_6_P_2,
715 VEX_W_0F73_R_7_P_2, VEX_W_0F74_P_2, VEX_W_0F75_P_2,
716 VEX_W_0F76_P_2, VEX_W_0F77_P_0, VEX_W_0F7C_P_2, VEX_W_0F7C_P_3,
717 VEX_W_0F7D_P_2, VEX_W_0F7D_P_3, VEX_W_0F7E_P_1, VEX_W_0F7F_P_1,
718 VEX_W_0F7F_P_2, VEX_W_0FAE_R_2_M_0, VEX_W_0FAE_R_3_M_0,
719 VEX_W_0FC2_P_0, VEX_W_0FC2_P_1, VEX_W_0FC2_P_2, VEX_W_0FC2_P_3,
720 VEX_W_0FD0_P_2, VEX_W_0FD0_P_3, VEX_W_0FD1_P_2, VEX_W_0FD2_P_2,
721 VEX_W_0FD3_P_2, VEX_W_0FD4_P_2, VEX_W_0FD5_P_2, VEX_W_0FD6_P_2,
722 VEX_W_0FD7_P_2_M_1, VEX_W_0FD8_P_2, VEX_W_0FD9_P_2,
723 VEX_W_0FDA_P_2, VEX_W_0FDB_P_2, VEX_W_0FDC_P_2, VEX_W_0FDD_P_2,
724 VEX_W_0FDE_P_2, VEX_W_0FDF_P_2, VEX_W_0FE0_P_2, VEX_W_0FE1_P_2,
725 VEX_W_0FE2_P_2, VEX_W_0FE3_P_2, VEX_W_0FE4_P_2, VEX_W_0FE5_P_2,
726 VEX_W_0FE6_P_1, VEX_W_0FE6_P_2, VEX_W_0FE6_P_3,
727 VEX_W_0FE7_P_2_M_0, VEX_W_0FE8_P_2, VEX_W_0FE9_P_2,
728 VEX_W_0FEA_P_2, VEX_W_0FEB_P_2, VEX_W_0FEC_P_2, VEX_W_0FED_P_2,
729 VEX_W_0FEE_P_2, VEX_W_0FEF_P_2, VEX_W_0FF0_P_3_M_0,
730 VEX_W_0FF1_P_2, VEX_W_0FF2_P_2, VEX_W_0FF3_P_2, VEX_W_0FF4_P_2,
731 VEX_W_0FF5_P_2, VEX_W_0FF6_P_2, VEX_W_0FF7_P_2, VEX_W_0FF8_P_2,
732 VEX_W_0FF9_P_2, VEX_W_0FFA_P_2, VEX_W_0FFB_P_2, VEX_W_0FFC_P_2,
733 VEX_W_0FFD_P_2, VEX_W_0FFE_P_2, VEX_W_0F3800_P_2,
734 VEX_W_0F3801_P_2, VEX_W_0F3802_P_2, VEX_W_0F3803_P_2,
735 VEX_W_0F3804_P_2, VEX_W_0F3805_P_2, VEX_W_0F3806_P_2,
736 VEX_W_0F3807_P_2, VEX_W_0F3808_P_2, VEX_W_0F3809_P_2,
737 VEX_W_0F380A_P_2, VEX_W_0F380B_P_2, VEX_W_0F3817_P_2,
738 VEX_W_0F381C_P_2, VEX_W_0F381D_P_2, VEX_W_0F381E_P_2,
739 VEX_W_0F3820_P_2, VEX_W_0F3821_P_2, VEX_W_0F3822_P_2,
740 VEX_W_0F3823_P_2, VEX_W_0F3824_P_2, VEX_W_0F3825_P_2,
741 VEX_W_0F3828_P_2, VEX_W_0F3829_P_2, VEX_W_0F382A_P_2_M_0,
742 VEX_W_0F382B_P_2, VEX_W_0F3830_P_2, VEX_W_0F3831_P_2,
743 VEX_W_0F3832_P_2, VEX_W_0F3833_P_2, VEX_W_0F3834_P_2,
744 VEX_W_0F3835_P_2, VEX_W_0F3837_P_2, VEX_W_0F3838_P_2,
745 VEX_W_0F3839_P_2, VEX_W_0F383A_P_2, VEX_W_0F383B_P_2,
746 VEX_W_0F383C_P_2, VEX_W_0F383D_P_2, VEX_W_0F383E_P_2,
747 VEX_W_0F383F_P_2, VEX_W_0F3840_P_2, VEX_W_0F3841_P_2,
748 VEX_W_0F38DB_P_2, VEX_W_0F3A08_P_2, VEX_W_0F3A09_P_2,
749 VEX_W_0F3A0A_P_2, VEX_W_0F3A0B_P_2, VEX_W_0F3A0C_P_2,
750 VEX_W_0F3A0D_P_2, VEX_W_0F3A0E_P_2, VEX_W_0F3A0F_P_2,
751 VEX_W_0F3A21_P_2, VEX_W_0F3A40_P_2, VEX_W_0F3A41_P_2,
752 VEX_W_0F3A42_P_2, VEX_W_0F3A62_P_2, VEX_W_0F3A63_P_2 and
753 VEX_W_0F3ADF_P_2 entries.
754 (mod_table): Update MOD_VEX_0F2B, MOD_VEX_0F50,
755 MOD_VEX_0FD7_PREFIX_2, MOD_VEX_0FE7_PREFIX_2,
756 MOD_VEX_0FF0_PREFIX_3 and MOD_VEX_0F382A_PREFIX_2 entries.
758 2018-09-17 H.J. Lu <hongjiu.lu@intel.com>
760 * i386-opc.tbl (VexWIG): New.
761 Replace VexW=3 with VexWIG.
763 2018-09-15 H.J. Lu <hongjiu.lu@intel.com>
765 * i386-opc.tbl: Set VexW=3 on AVX vrsqrtss.
766 * i386-tbl.h: Regenerated.
768 2018-09-15 H.J. Lu <hongjiu.lu@intel.com>
771 * i386-dis.c (vex_len_table): Update VEX_LEN_0F7E_P_1 and
772 VEX_LEN_0FD6_P_2 entries.
773 * i386-opc.tbl: Set Vex=1 on VEX.128 only vmovq.
774 * i386-tbl.h: Regenerated.
776 2018-09-14 H.J. Lu <hongjiu.lu@intel.com>
779 * i386-opc.h (VEXWIG): New.
780 * i386-opc.tbl: Set VexW=3 on VEX/EVEX WIG instructions.
781 * i386-tbl.h: Regenerated.
783 2018-09-14 H.J. Lu <hongjiu.lu@intel.com>
786 * i386-dis-evex.h: Replace EXxEVexR with EXxEVexR64 for
787 vcvtsi2sd%LQ and vcvtusi2sd%LQ.
788 * i386-dis.c (EXxEVexR64): New.
789 (evex_rounding_64_mode): Likewise.
790 (OP_Rounding): Handle evex_rounding_64_mode.
792 2018-09-14 H.J. Lu <hongjiu.lu@intel.com>
795 * i386-dis-evex.h (evex_table): Replace Eq with Edqa for
796 vcvtsi2ss%LQ, vcvtsi2sd%LQ, vcvtusi2ss%LQ and vcvtusi2sd%LQ.
797 * i386-dis.c (Edqa): New.
798 (dqa_mode): Likewise.
799 (intel_operand_size): Handle dqa_mode as m_mode.
800 (OP_E_register): Handle dqa_mode as dq_mode.
801 (OP_E_memory): Set shift for dqa_mode based on address_mode.
803 2018-09-14 H.J. Lu <hongjiu.lu@intel.com>
805 * i386-dis.c (OP_E_memory): Reformat.
807 2018-09-14 Jan Beulich <jbeulich@suse.com>
809 * i386-opc.tbl (crc32): Fold byte and word forms.
810 * i386-tbl.h: Re-generate.
812 2018-09-13 H.J. Lu <hongjiu.lu@intel.com>
814 * i386-opc.tbl: Add VexW=1 to VEX.W0 VEX movd, cvtsi2ss, cvtsi2sd,
815 pextrd, pinsrd, vcvtsi2sd, vcvtsi2ss, vmovd, vpextrd and vpinsrd.
816 Add VexW=2 to VEX.W1 VEX movq, pextrq, pinsrq, vmovq, vpextrq and
817 vpinsrq. Remove VexW=1 from WIG VEX movq and vmovq.
818 * i386-tbl.h: Regenerated.
820 2018-09-13 Jan Beulich <jbeulich@suse.com>
822 * i386-opc.tbl (mov, movq, movdir64b): Drop IgnoreSize where
824 (invept, invvpid, vcvtph2ps, vcvtps2ph, bndmov, xrstors,
825 xrstors64, xsaves, xsaves64, xsavec, xsavec64, rdpid, incsspq,
826 rdsspq, saveprevssp, setssbsy, endbr32, endbr64): Drop IgnoreSize.
827 * i386-tbl.h: Re-generate.
829 2018-09-13 Jan Beulich <jbeulich@suse.com>
831 * i386-opc.tbl: Drop IgnoreSize from AVX512_4FMAPS and
833 * i386-tbl.h: Re-generate.
835 2018-09-13 Jan Beulich <jbeulich@suse.com>
837 * i386-opc.tbl: Drop IgnoreSize from AVX512DQ insns where
839 * i386-tbl.h: Re-generate.
841 2018-09-13 Jan Beulich <jbeulich@suse.com>
843 * i386-opc.tbl: Drop IgnoreSize from AVX512BW insns where
845 * i386-tbl.h: Re-generate.
847 2018-09-13 Jan Beulich <jbeulich@suse.com>
849 * i386-opc.tbl: Drop IgnoreSize from AVX512VL insns where
851 * i386-tbl.h: Re-generate.
853 2018-09-13 Jan Beulich <jbeulich@suse.com>
855 * i386-opc.tbl: Drop IgnoreSize from AVX512ER insns where
857 * i386-tbl.h: Re-generate.
859 2018-09-13 Jan Beulich <jbeulich@suse.com>
861 * i386-opc.tbl: Drop IgnoreSize from AVX512F insns where
863 * i386-tbl.h: Re-generate.
865 2018-09-13 Jan Beulich <jbeulich@suse.com>
867 * i386-opc.tbl: Drop IgnoreSize from SHA insns.
868 * i386-tbl.h: Re-generate.
870 2018-09-13 Jan Beulich <jbeulich@suse.com>
872 * i386-opc.tbl: Drop IgnoreSize from XOP and SSE4a insns.
873 * i386-tbl.h: Re-generate.
875 2018-09-13 Jan Beulich <jbeulich@suse.com>
877 * i386-opc.tbl: Drop IgnoreSize from AVX2 insns where
879 * i386-tbl.h: Re-generate.
881 2018-09-13 Jan Beulich <jbeulich@suse.com>
883 * i386-opc.tbl: Drop IgnoreSize from AVX insns where
885 * i386-tbl.h: Re-generate.
887 2018-09-13 Jan Beulich <jbeulich@suse.com>
889 * i386-opc.tbl: Drop IgnoreSize from GNFI insns.
890 * i386-tbl.h: Re-generate.
892 2018-09-13 Jan Beulich <jbeulich@suse.com>
894 * i386-opc.tbl: Drop IgnoreSize from PCLMUL/VPCLMUL insns.
895 * i386-tbl.h: Re-generate.
897 2018-09-13 Jan Beulich <jbeulich@suse.com>
899 * i386-opc.tbl: Drop IgnoreSize from AES/VAES insns.
900 * i386-tbl.h: Re-generate.
902 2018-09-13 Jan Beulich <jbeulich@suse.com>
904 * i386-opc.tbl: Drop IgnoreSize from SSE4.2 insns where
906 * i386-tbl.h: Re-generate.
908 2018-09-13 Jan Beulich <jbeulich@suse.com>
910 * i386-opc.tbl: Drop IgnoreSize from SSE4.1 insns where
912 * i386-tbl.h: Re-generate.
914 2018-09-13 Jan Beulich <jbeulich@suse.com>
916 * i386-opc.tbl: Drop IgnoreSize from SSSE3 insns where
918 * i386-tbl.h: Re-generate.
920 2018-09-13 Jan Beulich <jbeulich@suse.com>
922 * i386-opc.tbl: Drop IgnoreSize from SSE3 insns where meaningless.
923 * i386-tbl.h: Re-generate.
925 2018-09-13 Jan Beulich <jbeulich@suse.com>
927 * i386-opc.tbl: Drop IgnoreSize from SSE2 insns where meaningless.
928 * i386-tbl.h: Re-generate.
930 2018-09-13 Jan Beulich <jbeulich@suse.com>
932 * i386-opc.tbl: Drop IgnoreSize from SSE insns where meaningless.
933 * i386-tbl.h: Re-generate.
935 2018-09-13 Jan Beulich <jbeulich@suse.com>
937 * i386-opc.tbl (crc32, incsspq, rdsspq): Drop Rex64.
938 (vpbroadcastw, rdpid): Drop NoRex64.
939 * i386-tbl.h: Re-generate.
941 2018-09-13 Jan Beulich <jbeulich@suse.com>
943 * i386-opc.tbl (vmovsd, vmovss): Fold register form load and
944 store templates, adding D.
945 * i386-tbl.h: Re-generate.
947 2018-09-13 Jan Beulich <jbeulich@suse.com>
949 * i386-opc.tbl (bndmov, kmovb, kmovd, kmovq, kmovw, movapd,
950 movaps, movd, movdqa, movdqu, movhpd, movhps, movlpd, movlps,
951 movq, movsd, movss, movupd, movups, vmovapd, vmovaps, vmovd,
952 vmovdqa, vmovdqa32, vmovdqa64, vmovdqu, vmovdqu16, vmovdqu32,
953 vmovdqu64, vmovdqu8, vmovq, vmovsd, vmovss, vmovupd, vmovups):
954 Fold load and store templates where possible, adding D. Drop
955 IgnoreSize where it was pointlessly present. Drop redundant
957 * i386-tbl.h: Re-generate.
959 2018-09-13 Jan Beulich <jbeulich@suse.com>
961 * i386-dis.c (Mv_bnd, v_bndmk_mode): New.
962 (mod_table): Use Mv_bnd for bndldx, bndstx, and bndmk.
963 (intel_operand_size): Handle v_bndmk_mode.
964 (OP_E_memory): Likewise. Produce (bad) when also riprel.
966 2018-09-08 John Darrington <john@darrington.wattle.id.au>
968 * disassemble.c (ARCH_s12z): Define if ARCH_all.
970 2018-08-31 Kito Cheng <kito@andestech.com>
972 * riscv-opc.c (riscv_opcodes): Fix incorrect subset info for
973 compressed floating point instructions.
975 2018-08-30 Kito Cheng <kito@andestech.com>
977 * riscv-dis.c (riscv_disassemble_insn): Check XLEN by
978 riscv_opcode.xlen_requirement.
979 * riscv-opc.c (riscv_opcodes): Update for struct change.
981 2018-08-29 Martin Aberg <maberg@gaisler.com>
983 * sparc-opc.c (sparc_opcodes): Add Leon specific partial write
984 psr (PWRPSR) instruction.
986 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
988 * mips-dis.c (mips_arch_choices): Add gs264e descriptors.
990 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
992 * mips-dis.c (mips_arch_choices): Add gs464e descriptors.
994 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
996 * mips-dis.c (mips_arch_choices): Add gs464 descriptors, Keep
997 loongson3a as an alias of gs464 for compatibility.
998 * mips-opc.c (mips_opcodes): Change Comments.
1000 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
1002 * mips-dis.c (parse_mips_ase_option): Handle -M loongson-ext
1004 (print_mips_disassembler_options): Document -M loongson-ext.
1005 * mips-opc.c (LEXT2): New macro.
1006 (mips_opcodes): Add cto, ctz, dcto, dctz instructions.
1008 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
1010 * mips-dis.c (mips_arch_choices): Add EXT to loongson3a
1012 (parse_mips_ase_option): Handle -M loongson-ext option.
1013 (print_mips_disassembler_options): Document -M loongson-ext.
1014 * mips-opc.c (IL3A): Delete.
1015 * mips-opc.c (LEXT): New macro.
1016 (mips_opcodes): Replace IL2F|IL3A marking with LEXT for EXT
1019 2018-08-29 Chenghua Xu <paul.hua.gm@gmail.com>
1021 * mips-dis.c (mips_arch_choices): Add CAM to loongson3a
1023 (parse_mips_ase_option): Handle -M loongson-cam option.
1024 (print_mips_disassembler_options): Document -M loongson-cam.
1025 * mips-opc.c (LCAM): New macro.
1026 (mips_opcodes): Replace IL2F|IL3A marking with LCAM for CAM
1029 2018-08-21 Alan Modra <amodra@gmail.com>
1031 * ppc-dis.c (operand_value_powerpc): Init "invalid".
1032 (skip_optional_operands): Count optional operands, and update
1033 ppc_optional_operand_value call.
1034 * ppc-opc.c (extract_dxdn): Remove ATTRIBUTE_UNUSED from used arg.
1035 (extract_vlensi): Likewise.
1036 (extract_fxm): Return default value for missing optional operand.
1037 (extract_ls, extract_raq, extract_tbr): Likewise.
1038 (insert_sxl, extract_sxl): New functions.
1039 (insert_esync, extract_esync): Remove Power9 handling and simplify.
1040 (powerpc_operands <FXM4, TBR>): Delete PPC_OPERAND_OPTIONAL_VALUE
1041 flag and extra entry.
1042 (powerpc_operands <SXL>): Likewise, and use insert_sxl and
1045 2018-08-20 Alan Modra <amodra@gmail.com>
1047 * sh-opc.h (MASK): Simplify.
1049 2018-08-18 John Darrington <john@darrington.wattle.id.au>
1051 * s12z-dis.c (bm_decode): Deal with cases where the mode is
1052 BM_RESERVED0 or BM_RESERVED1
1053 (bm_rel_decode, bm_n_bytes): Ditto.
1055 2018-08-18 John Darrington <john@darrington.wattle.id.au>
1059 2018-08-14 H.J. Lu <hongjiu.lu@intel.com>
1061 * i386-dis.c (OP_E_memory): In 64-bit mode, display eiz for
1062 address with the addr32 prefix and without base nor index
1065 2018-08-11 H.J. Lu <hongjiu.lu@intel.com>
1067 * i386-gen.c (cpu_flag_init): Add CpuCMOV and CpuFXSR to
1068 CPU_I686_FLAGS. Add CPU_CMOV_FLAGS, CPU_FXSR_FLAGS,
1069 CPU_ANY_CMOV_FLAGS and CPU_ANY_FXSR_FLAGS.
1070 (cpu_flags): Add CpuCMOV and CpuFXSR.
1071 * i386-opc.tbl: Replace Cpu686 with CpuFXSR on fxsave, fxsave64,
1072 fxrstor and fxrstor64. Replace Cpu686 with CpuCMOV on cmovCC.
1073 * i386-init.h: Regenerated.
1074 * i386-tbl.h: Likewise.
1076 2018-08-06 Claudiu Zissulescu <claziss@synopsys.com>
1078 * arc-regs.h: Update auxiliary registers.
1080 2018-08-06 Jan Beulich <jbeulich@suse.com>
1082 * i386-opc.h (RegRip, RegEip, RegEiz, RegRiz): Drop defines.
1083 (RegIP, RegIZ): Define.
1084 * i386-reg.tbl: Adjust comments.
1085 (rip): Use Qword instead of BaseIndex. Use RegIP.
1086 (eip): Use Dword instead of BaseIndex. Use RegIP.
1087 (riz): Add Qword. Use RegIZ.
1088 (eiz): Add Dword. Use RegIZ.
1089 * i386-tbl.h: Re-generate.
1091 2018-08-03 Jan Beulich <jbeulich@suse.com>
1093 * i386-opc.tbl (pmovsxbw, pmovsxdq, pmovsxwd, pmovzxbw,
1094 pmovzxdq, pmovzxwd, vpmovsxbw, vpmovsxdq, vpmovsxwd, vpmovzxbw,
1095 vpmovzxdq, vpmovzxwd): Remove NoRex64.
1096 * i386-tbl.h: Re-generate.
1098 2018-08-03 Jan Beulich <jbeulich@suse.com>
1100 * i386-gen.c (operand_types): Remove Mem field.
1101 * i386-opc.h (union i386_operand_type): Remove mem field.
1102 * i386-init.h, i386-tbl.h: Re-generate.
1104 2018-08-01 Alan Modra <amodra@gmail.com>
1106 * po/POTFILES.in: Regenerate.
1108 2018-07-31 Nick Clifton <nickc@redhat.com>
1110 * po/sv.po: Updated Swedish translation.
1112 2018-07-31 Jan Beulich <jbeulich@suse.com>
1114 * i386-opc.tbl (kandnd, kandnq, kxord, kxorq): Add Optimize.
1115 * i386-init.h, i386-tbl.h: Re-generate.
1117 2018-07-31 Jan Beulich <jbeulich@suse.com>
1119 * i386-opc.h (ZEROING_MASKING) Rename to ...
1120 (DYNAMIC_MASKING): ... this. Adjust comment.
1121 * i386-opc.tbl (MaskingMorZ): Define.
1122 (vcompresspd, vcompressps, vcvtps2ph, vextractf32x4,
1123 vextractf32x8, vextractf64x2, vextractf64x4, vextracti32x4,
1124 vextracti32x8, vextracti64x2, vextracti64x4, vmovapd, vmovaps,
1125 vmovdqa32, vmovdqa64, vmovdqu8, vmovdqu16, vmovdqu32, vmovdqu64,
1126 vmovupd, vmovups, vpcompressb, vpcompressw, vpcompressd,
1127 vpcompressq, vpmovdb, vpmovdw, vpmovqb, vpmovqd, vpmovqw,
1128 vpmovsdb, vpmovsdw, vpmovsqb, vpmovsqd, vpmovsqw, vpmovswb,
1129 vpmovusdb, vpmovusdw, vpmovusqb, vpmovusqd, vpmovusqw,
1130 vpmovuswb, vpmovwb): Fold AVX512 register and memory forms.
1132 2018-07-31 Jan Beulich <jbeulich@suse.com>
1134 * i386-opc.tbl: Use element rather than vector size for AVX512*
1135 scatter/gather insns.
1136 * i386-tbl.h: Re-generate.
1138 2018-07-31 Jan Beulich <jbeulich@suse.com>
1140 * i386-gen.c (cpu_flag_init): Drop CpuVREX uses.
1141 (cpu_flags): Drop CpuVREX.
1142 * i386-opc.h (CpuVREX): Delete.
1143 (union i386_cpu_flags): Remove cpuvrex.
1144 * i386-init.h, i386-tbl.h: Re-generate.
1146 2018-07-30 Jim Wilson <jimw@sifive.com>
1148 * riscv-dis.c (riscv_disassemble_insn): Set insn_type and data_size
1150 * riscv-opc.c (riscv_opcodes): Use new INSN_* flags to annotate insns.
1152 2018-07-30 Andrew Jenner <andrew@codesourcery.com>
1154 * Makefile.am (TARGET_LIBOPCODES_CFILES): Add csky-dis.c.
1155 * Makefile.in: Regenerated.
1156 * configure.ac: Add C-SKY.
1157 * configure: Regenerated.
1158 * csky-dis.c: New file.
1159 * csky-opc.h: New file.
1160 * disassemble.c (ARCH_csky): Define.
1161 (disassembler, disassemble_init_for_target): Add case for ARCH_csky.
1162 * disassemble.h (print_insn_csky, csky_get_disassembler): Declare.
1164 2018-07-27 Alan Modra <amodra@gmail.com>
1166 * ppc-opc.c (insert_sprbat): Correct function parameter and
1168 (extract_sprbat): Likewise, variable too.
1170 2018-07-26 Alex Chadwick <Alex.Chadwick@cl.cam.ac.uk>
1171 Alan Modra <amodra@gmail.com>
1173 * ppc-dis.c (ppc_opts): Add -mgekko and -mbroadway.
1174 (powerpc_init_dialect): Handle bfd_mach_ppc_750.
1175 * ppc-opc.c (insert_sprbat, extract_sprbat): New functions to
1176 support disjointed BAT.
1177 (powerpc_operands): Allow extra bit in SPRBAT_MASK. Add SPRGQR.
1178 (XSPRGQR_MASK, GEKKO, BROADWAY): Define.
1179 (powerpc_opcodes): Add 750cl extended mnemonics for spr access.
1181 2018-07-25 H.J. Lu <hongjiu.lu@intel.com>
1182 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
1184 * i386-gen.c (adjust_broadcast_modifier): New function.
1185 (process_i386_opcode_modifier): Add an argument for operands.
1186 Adjust the Broadcast value based on operands.
1187 (output_i386_opcode): Pass operand_types to
1188 process_i386_opcode_modifier.
1189 (process_i386_opcodes): Pass NULL as operands to
1190 process_i386_opcode_modifier.
1191 * i386-opc.h (BYTE_BROADCAST): New.
1192 (WORD_BROADCAST): Likewise.
1193 (DWORD_BROADCAST): Likewise.
1194 (QWORD_BROADCAST): Likewise.
1195 (i386_opcode_modifier): Expand broadcast to 3 bits.
1196 * i386-tbl.h: Regenerated.
1198 2018-07-24 Alan Modra <amodra@gmail.com>
1201 * or1k-desc.h: Regenerate.
1203 2018-07-24 Jan Beulich <jbeulich@suse.com>
1205 * i386-dis-evex.h (evex_table): Add %LQ to vcvtsi2ss, vcvtsi2sd,
1206 vcvtusi2ss, and vcvtusi2sd.
1207 * i386-opc.tbl (vcvtsi2sd, vcvtusi2sd, vcvtsi2ss, vcvtusi2ss):
1208 Convert AVX512F variants to distinct CpuNo64 and Cpu64 forms.
1209 * i386-tbl.h: Re-generate.
1211 2018-07-23 Claudiu Zissulescu <claziss@synopsys.com>
1213 * arc-opc.c (extract_w6): Fix extending the sign.
1215 2018-07-23 Claudiu Zissulescu <claziss@synopsys.com>
1217 * arc-tbl.h (vewt): Allow it for ARC EM family.
1219 2018-07-23 Alan Modra <amodra@gmail.com>
1222 * ppc-opc.c (powerpc_opcodes): Add mtupmc/mfupmc/mfpmc extended
1223 opcode variants for mtspr/mfspr encodings.
1225 2018-07-20 Chenghua Xu <paul.hua.gm@gmail.com>
1226 Maciej W. Rozycki <macro@mips.com>
1228 * mips-dis.c (mips_arch_choices): Add MMI to loongson2f and
1229 loongson3a descriptors.
1230 (parse_mips_ase_option): Handle -M loongson-mmi option.
1231 (print_mips_disassembler_options): Document -M loongson-mmi.
1232 * mips-opc.c (LMMI): New macro.
1233 (mips_opcodes): Replace IL2F|IL3A marking with LMMI for MMI
1236 2018-07-19 Jan Beulich <jbeulich@suse.com>
1238 * i386-opc.tbl (vcvtpd2dq, vcvtpd2ps, vcvttpd2dq, vcvtpd2udq,
1239 vcvtqq2ps, vcvtuqq2ps): Fold 128- and 256-bit templates. Drop
1240 IgnoreSize and [XYZ]MMword where applicable.
1241 * i386-tbl.h: Re-generate.
1243 2018-07-19 Jan Beulich <jbeulich@suse.com>
1245 * i386-opc.tbl (vfpclasspd, vfpclassps): Fold.
1246 (vfpclasspdz, vfpclasspsz): Drop IgnoreSize and ZmmWord.
1247 (vfpclasspdx, vfpclasspsx): Drop IgnoreSize and XmmWord.
1248 (vfpclasspdy, vfpclasspsy): Drop IgnoreSize and YmmWord.
1249 * i386-tbl.h: Re-generate.
1251 2018-07-19 Jan Beulich <jbeulich@suse.com>
1253 * i386-opc.tbl: Fold AVX512IFMA, AVX512VBMI, AVX512_VPOPCNTDQ,
1254 AVX512_VBMI2, AVX512_VNNI, AVX512_BITALG, GFNI, VAES, and
1255 VPCLMULQDQ templates into their respective AVX512VL counterparts
1256 where possible, using Disp8ShiftVL and CheckRegSize instead of
1257 Evex= plus Disp8MemShift= (plus often IgnoreSize) as appropriate.
1258 * i386-tbl.h: Re-generate.
1260 2018-07-19 Jan Beulich <jbeulich@suse.com>
1262 * i386-opc.tbl: Fold AVX512DQ templates into their respective
1263 AVX512VL counterparts where possible, using Disp8ShiftVL and
1264 CheckRegSize instead of Evex= plus Disp8MemShift= (plus often
1265 IgnoreSize) as appropriate.
1266 * i386-tbl.h: Re-generate.
1268 2018-07-19 Jan Beulich <jbeulich@suse.com>
1270 * i386-opc.tbl: Fold AVX512BW templates into their respective
1271 AVX512VL counterparts where possible, using Disp8ShiftVL and
1272 CheckRegSize instead of Evex= plus Disp8MemShift= (plus often
1273 IgnoreSize) as appropriate.
1274 * i386-tbl.h: Re-generate.
1276 2018-07-19 Jan Beulich <jbeulich@suse.com>
1278 * i386-opc.tbl: Fold AVX512CD templates into their respective
1279 AVX512VL counterparts where possible, using Disp8ShiftVL and
1280 CheckRegSize instead of Evex= plus Disp8MemShift= (plus often
1281 IgnoreSize) as appropriate.
1282 * i386-tbl.h: Re-generate.
1284 2018-07-19 Jan Beulich <jbeulich@suse.com>
1286 * i386-opc.h (DISP8_SHIFT_VL): New.
1287 * i386-opc.tbl (Disp8ShiftVL): Define.
1288 (various): Fold AVX512VL templates into their respective
1289 AVX512F counterparts where possible, using Disp8ShiftVL and
1290 CheckRegSize instead of Evex= plus Disp8MemShift= (plus often
1291 IgnoreSize) as appropriate.
1292 * i386-tbl.h: Re-generate.
1294 2018-07-19 Jan Beulich <jbeulich@suse.com>
1296 * Makefile.am: Change dependencies and rule for
1297 $(srcdir)/i386-init.h.
1298 * Makefile.in: Re-generate.
1299 * i386-gen.c (process_i386_opcodes): New local variable
1300 "marker". Drop opening of input file. Recognize marker and line
1302 * i386-opc.tbl (OPCODE_I386_H): Define.
1303 (i386-opc.h): Include it.
1306 2018-07-18 H.J. Lu <hongjiu.lu@intel.com>
1309 * i386-opc.h (Byte): Update comments.
1315 (Xmmword): Likewise.
1316 (Ymmword): Likewise.
1317 (Zmmword): Likewise.
1318 * i386-opc.tbl: Split vcvtps2qq, vcvtps2uqq, vcvttps2qq and
1320 * i386-tbl.h: Regenerated.
1322 2018-07-12 Sudakshina Das <sudi.das@arm.com>
1324 * aarch64-tbl.h (aarch64_opcode_table): Add entry for
1325 ssbb and pssbb and update dsb flags to F_HAS_ALIAS.
1326 * aarch64-asm-2.c: Regenerate.
1327 * aarch64-dis-2.c: Regenerate.
1328 * aarch64-opc-2.c: Regenerate.
1330 2018-07-12 Tamar Christina <tamar.christina@arm.com>
1333 * aarch64-tbl.h (sqdmlal, sqdmlal2, smlsl, smlsl2, sqdmlsl, sqdmlsl2,
1334 mul, smull, smull2, sqdmull, sqdmull2, sqdmulh, sqrdmulh, mla, umlal,
1335 umlal2, mls, umlsl, umlsl2, umull, umull2, sqdmlal, sqdmlsl, sqdmull,
1336 sqdmulh, sqrdmulh): Use Em16.
1338 2018-07-11 Sudakshina Das <sudi.das@arm.com>
1340 * arm-dis.c (arm_opcodes): Add ssbb and pssbb and move
1341 csdb together with them.
1342 (thumb32_opcodes): Likewise.
1344 2018-07-11 Jan Beulich <jbeulich@suse.com>
1346 * i386-opc.tbl (monitor, monitorx): Add 64-bit template
1347 requiring 32-bit registers as operands 2 and 3. Improve
1349 (mwait, mwaitx): Fold templates. Improve comments.
1350 OPERAND_TYPE_INOUTPORTREG.
1351 * i386-tbl.h: Re-generate.
1353 2018-07-11 Jan Beulich <jbeulich@suse.com>
1355 * i386-gen.c (operand_type_init): Remove
1356 OPERAND_TYPE_REG16_INOUTPORTREG entry and one instance of
1357 OPERAND_TYPE_INOUTPORTREG.
1358 * i386-init.h: Re-generate.
1360 2018-07-11 Jan Beulich <jbeulich@suse.com>
1362 * i386-opc.tbl (wrssd, wrussd): Add Dword.
1363 (wrssq, wrussq): Add Qword.
1364 * i386-tbl.h: Re-generate.
1366 2018-07-11 Jan Beulich <jbeulich@suse.com>
1368 * i386-opc.h: Rename OTMax to OTNum.
1369 (OTNumOfUints): Adjust calculation.
1370 (OTUnused): Directly alias to OTNum.
1372 2018-07-09 Maciej W. Rozycki <macro@mips.com>
1374 * s12z-dis.c (lea_reg_xys_opr): Rename `reg' local variable to
1376 (lea_reg_xys): Likewise.
1377 (print_insn_loop_primitive): Rename `reg' local variable to
1380 2018-07-06 Tamar Christina <tamar.christina@arm.com>
1383 * aarch64-tbl.h (ldarh): Fix disassembly mask.
1385 2018-07-06 Tamar Christina <tamar.christina@arm.com>
1388 * aarch64-opc.c (aarch64_sys_regs): Make read/write csselr_el1,
1389 vsesr_el2, osdtrrx_el1, osdtrtx_el1, pmsidr_el1.
1391 2018-07-02 Maciej W. Rozycki <macro@mips.com>
1394 * mips-dis.c (mips_option_arg_t): New enumeration.
1395 (mips_options): New variable.
1396 (disassembler_options_mips): New function.
1397 (print_mips_disassembler_options): Reimplement in terms of
1398 `disassembler_options_mips'.
1399 * arm-dis.c (disassembler_options_arm): Adapt to using the
1400 `disasm_options_and_args_t' structure.
1401 * ppc-dis.c (disassembler_options_powerpc): Likewise.
1402 * s390-dis.c (disassembler_options_s390): Likewise.
1404 2018-07-02 Thomas Preud'homme <thomas.preudhomme@arm.com>
1406 * testsuite/ld-arm/tls-descrelax-be8.d: Add architecture version in
1408 * testsuite/ld-arm/tls-descrelax-v7.d: Likewise.
1409 * testsuite/ld-arm/tls-longplt-lib.d: Likewise.
1410 * testsuite/ld-arm/tls-longplt.d: Likewise.
1412 2018-06-29 Tamar Christina <tamar.christina@arm.com>
1415 * aarch64-asm-2.c: Regenerate.
1416 * aarch64-dis-2.c: Likewise.
1417 * aarch64-opc-2.c: Likewise.
1418 * aarch64-dis.c (aarch64_ext_reglane): Add AARCH64_OPND_Em16 constraint.
1419 * aarch64-opc.c (operand_general_constraint_met_p,
1420 aarch64_print_operand): Likewise.
1421 * aarch64-tbl.h (aarch64_opcode_table): Change Em to Em16 for smlal,
1422 smlal2, fmla, fmls, fmul, fmulx, sqrdmlah, sqrdlsh, fmlal, fmlsl,
1424 (AARCH64_OPERANDS): Add Em2.
1426 2018-06-26 Nick Clifton <nickc@redhat.com>
1428 * po/uk.po: Updated Ukranian translation.
1429 * po/de.po: Updated German translation.
1430 * po/pt_BR.po: Updated Brazilian Portuguese translation.
1432 2018-06-26 Nick Clifton <nickc@redhat.com>
1434 * nfp-dis.c: Fix spelling mistake.
1436 2018-06-24 Nick Clifton <nickc@redhat.com>
1438 * configure: Regenerate.
1439 * po/opcodes.pot: Regenerate.
1441 2018-06-24 Nick Clifton <nickc@redhat.com>
1443 2.31 branch created.
1445 2018-06-19 Tamar Christina <tamar.christina@arm.com>
1447 * aarch64-tbl.h (aarch64_opcode_table): Fix alias flag for negs
1448 * aarch64-asm-2.c: Regenerate.
1449 * aarch64-dis-2.c: Likewise.
1451 2018-06-21 Maciej W. Rozycki <macro@mips.com>
1453 * mips-dis.c (print_mips_disassembler_options): Fix a typo in
1454 `-M ginv' option description.
1456 2018-06-20 Sebastian Huber <sebastian.huber@embedded-brains.de>
1459 * riscv-opc.c (riscv_opcodes): Use new format specifier 'B' for
1462 2018-06-19 Simon Marchi <simon.marchi@ericsson.com>
1464 * Makefile.am (AUTOMAKE_OPTIONS): Remove 1.11.
1465 * configure.ac: Remove AC_PREREQ.
1466 * Makefile.in: Re-generate.
1467 * aclocal.m4: Re-generate.
1468 * configure: Re-generate.
1470 2018-06-14 Faraz Shahbazker <Faraz.Shahbazker@mips.com>
1472 * mips-dis.c (mips_arch_choices): Add GINV to mips32r6 and
1473 mips64r6 descriptors.
1474 (parse_mips_ase_option): Handle -Mginv option.
1475 (print_mips_disassembler_options): Document -Mginv.
1476 * mips-opc.c (decode_mips_operand) <+\>: New operand format.
1478 (mips_opcodes): Define ginvi and ginvt.
1480 2018-06-13 Scott Egerton <scott.egerton@imgtec.com>
1481 Faraz Shahbazker <Faraz.Shahbazker@mips.com>
1483 * mips-dis.c (mips_arch_choices): Add CRC and CRC64 ASEs.
1484 * mips-opc.c (CRC, CRC64): New macros.
1485 (mips_builtin_opcodes): Define crc32b, crc32h, crc32w,
1486 crc32cb, crc32ch and crc32cw for CRC. Define crc32d and
1489 2018-06-08 Egeyar Bagcioglu <egeyar.bagcioglu@oracle.com>
1492 * aarch64-tbl.h: Introduce QL_INT2FP_FMOV and QL_FP2INT_FMOV.
1493 (aarch64_opcode_table) : Use QL_INT2FP_FMOV and QL_FP2INT_FMOV.
1495 2018-06-06 Alan Modra <amodra@gmail.com>
1497 * xtensa-dis.c (print_insn_xtensa): Init fmt and valid_insn after
1498 setjmp. Move init for some other vars later too.
1500 2018-06-04 Max Filippov <jcmvbkbc@gmail.com>
1502 * xtensa-dis.c (bfd.h, elf/xtensa.h): New includes.
1503 (dis_private): Add new fields for property section tracking.
1504 (xtensa_coalesce_insn_tables, xtensa_find_table_entry)
1505 (xtensa_instruction_fits): New functions.
1506 (fetch_data): Bump minimal fetch size to 4.
1507 (print_insn_xtensa): Make struct dis_private static.
1508 Load and prepare property table on section change.
1509 Don't disassemble literals. Don't disassemble instructions that
1510 cross property table boundaries.
1512 2018-06-01 H.J. Lu <hongjiu.lu@intel.com>
1514 * configure: Regenerated.
1516 2018-06-01 Jan Beulich <jbeulich@suse.com>
1518 * i386-opc.tbl (mov, movq): Fold to/from SReg* forms.
1519 * i386-tbl.h: Re-generate.
1521 2018-06-01 Jan Beulich <jbeulich@suse.com>
1523 * i386-opc.tbl (sldt, str): Add NoRex64.
1524 * i386-tbl.h: Re-generate.
1526 2018-06-01 Jan Beulich <jbeulich@suse.com>
1528 * i386-opc.tbl (invpcid): Add Oword.
1529 * i386-tbl.h: Re-generate.
1531 2018-06-01 Alan Modra <amodra@gmail.com>
1533 * sysdep.h (_bfd_error_handler): Don't declare.
1534 * msp430-decode.opc: Include bfd.h. Don't include ansidecl.h here.
1535 * rl78-decode.opc: Likewise.
1536 * msp430-decode.c: Regenerate.
1537 * rl78-decode.c: Regenerate.
1539 2018-05-30 Amit Pawar <Amit.Pawar@amd.com>
1541 * i386-gen.c (cpu_flag_init): Add CPU_ZNVER2_FLAGS.
1542 * i386-init.h : Regenerated.
1544 2018-05-25 Alan Modra <amodra@gmail.com>
1546 * Makefile.in: Regenerate.
1547 * po/POTFILES.in: Regenerate.
1549 2018-05-21 Peter Bergner <bergner@vnet.ibm.com.com>
1551 * ppc-opc.c (insert_bat, extract_bat, insert_bba, extract_bba,
1552 insert_rbs, extract_rbs, insert_xb6s, extract_xb6s): Delete functions.
1553 (insert_bab, extract_bab, insert_btab, extract_btab,
1554 insert_rsb, extract_rsb, insert_xab6, extract_xab6): New functions.
1555 (BAT, BBA VBA RBS XB6S): Delete macros.
1556 (BTAB, BAB, VAB, RAB, RSB, XAB6): New macros.
1557 (BB, BD, RBX, XC6): Update for new macros.
1558 (powerpc_opcodes) <evmr, evnot, vmr, vnot, crnot, crclr, crset,
1559 crmove, not, not., mr, mr., xxspltd, xxswapd, xvmovsp, xvmovdp,
1560 e_crnot, e_crclr, e_crset, e_crmove>: Likewise.
1561 * ppc-dis.c (print_insn_powerpc): Delete handling of fake operands.
1563 2018-05-18 John Darrington <john@darrington.wattle.id.au>
1565 * Makefile.am: Add support for s12z architecture.
1566 * configure.ac: Likewise.
1567 * disassemble.c: Likewise.
1568 * disassemble.h: Likewise.
1569 * Makefile.in: Regenerate.
1570 * configure: Regenerate.
1571 * s12z-dis.c: New file.
1574 2018-05-18 Alan Modra <amodra@gmail.com>
1576 * nfp-dis.c: Don't #include libbfd.h.
1577 (init_nfp3200_priv): Use bfd_get_section_contents.
1578 (nit_nfp6000_mecsr_sec): Likewise.
1580 2018-05-17 Nick Clifton <nickc@redhat.com>
1582 * po/zh_CN.po: Updated simplified Chinese translation.
1584 2018-05-16 Tamar Christina <tamar.christina@arm.com>
1587 * aarch64-tbl.h (aarch64_opcode_table): Correct sdot and udot.
1588 * aarch64-dis-2.c: Regenerate.
1590 2018-05-15 Tamar Christina <tamar.christina@arm.com>
1593 * aarch64-asm.c (opintl.h): Include.
1594 (aarch64_ins_sysreg): Enforce read/write constraints.
1595 * aarch64-dis.c (aarch64_ext_sysreg): Likewise.
1596 * aarch64-opc.h (F_DEPRECATED, F_ARCHEXT, F_HASXT): Moved here.
1597 (F_REG_READ, F_REG_WRITE): New.
1598 * aarch64-opc.c (aarch64_print_operand): Generate notes for
1599 AARCH64_OPND_SYSREG.
1600 (F_DEPRECATED, F_ARCHEXT, F_HASXT): Move to aarch64-opc.h.
1601 (aarch64_sys_regs): Add constraints to currentel, midr_el1, ctr_el0,
1602 mpidr_el1, revidr_el1, aidr_el1, dczid_el0, id_dfr0_el1, id_pfr0_el1,
1603 id_pfr1_el1, id_afr0_el1, id_mmfr0_el1, id_mmfr1_el1, id_mmfr2_el1,
1604 id_mmfr3_el1, id_mmfr4_el1, id_isar0_el1, id_isar1_el1, id_isar2_el1,
1605 id_isar3_el1, id_isar4_el1, id_isar5_el1, mvfr0_el1, mvfr1_el1,
1606 mvfr2_el1, ccsidr_el1, id_aa64pfr0_el1, id_aa64pfr1_el1,
1607 id_aa64dfr0_el1, id_aa64dfr1_el1, id_aa64isar0_el1, id_aa64isar1_el1,
1608 id_aa64mmfr0_el1, id_aa64mmfr1_el1, id_aa64mmfr2_el1, id_aa64afr0_el1,
1609 id_aa64afr0_el1, id_aa64afr1_el1, id_aa64zfr0_el1, clidr_el1,
1610 csselr_el1, vsesr_el2, erridr_el1, erxfr_el1, rvbar_el1, rvbar_el2,
1611 rvbar_el3, isr_el1, tpidrro_el0, cntfrq_el0, cntpct_el0, cntvct_el0,
1612 mdccsr_el0, dbgdtrrx_el0, dbgdtrtx_el0, osdtrrx_el1, osdtrtx_el1,
1613 mdrar_el1, oslar_el1, oslsr_el1, dbgauthstatus_el1, pmbidr_el1,
1614 pmsidr_el1, pmswinc_el0, pmceid0_el0, pmceid1_el0.
1615 * aarch64-tbl.h (aarch64_opcode_table): Add constraints to
1616 msr (F_SYS_WRITE), mrs (F_SYS_READ).
1618 2018-05-15 Tamar Christina <tamar.christina@arm.com>
1621 * aarch64-dis.c (no_notes: New.
1622 (parse_aarch64_dis_option): Support notes.
1623 (aarch64_decode_insn, print_operands): Likewise.
1624 (print_aarch64_disassembler_options): Document notes.
1625 * aarch64-opc.c (aarch64_print_operand): Support notes.
1627 2018-05-15 Tamar Christina <tamar.christina@arm.com>
1630 * aarch64-asm.h (aarch64_insert_operand, aarch64_##x): Return boolean
1631 and take error struct.
1632 * aarch64-asm.c (aarch64_ext_regno, aarch64_ins_reglane,
1633 aarch64_ins_reglist, aarch64_ins_ldst_reglist,
1634 aarch64_ins_ldst_reglist_r, aarch64_ins_ldst_elemlist,
1635 aarch64_ins_advsimd_imm_shift, aarch64_ins_imm, aarch64_ins_imm_half,
1636 aarch64_ins_advsimd_imm_modified, aarch64_ins_fpimm,
1637 aarch64_ins_imm_rotate1, aarch64_ins_imm_rotate2, aarch64_ins_fbits,
1638 aarch64_ins_aimm, aarch64_ins_limm_1, aarch64_ins_limm,
1639 aarch64_ins_inv_limm, aarch64_ins_ft, aarch64_ins_addr_simple,
1640 aarch64_ins_addr_regoff, aarch64_ins_addr_offset, aarch64_ins_addr_simm,
1641 aarch64_ins_addr_simm10, aarch64_ins_addr_uimm12,
1642 aarch64_ins_simd_addr_post, aarch64_ins_cond, aarch64_ins_sysreg,
1643 aarch64_ins_pstatefield, aarch64_ins_sysins_op, aarch64_ins_barrier,
1644 aarch64_ins_prfop, aarch64_ins_hint, aarch64_ins_reg_extended,
1645 aarch64_ins_reg_shifted, aarch64_ins_sve_addr_ri_s4xvl,
1646 aarch64_ins_sve_addr_ri_s6xvl, aarch64_ins_sve_addr_ri_s9xvl,
1647 aarch64_ins_sve_addr_ri_s4, aarch64_ins_sve_addr_ri_u6,
1648 aarch64_ins_sve_addr_rr_lsl, aarch64_ins_sve_addr_rz_xtw,
1649 aarch64_ins_sve_addr_zi_u5, aarch64_ext_sve_addr_zz,
1650 aarch64_ins_sve_addr_zz_lsl, aarch64_ins_sve_addr_zz_sxtw,
1651 aarch64_ins_sve_addr_zz_uxtw, aarch64_ins_sve_aimm,
1652 aarch64_ins_sve_asimm, aarch64_ins_sve_index, aarch64_ins_sve_limm_mov,
1653 aarch64_ins_sve_quad_index, aarch64_ins_sve_reglist,
1654 aarch64_ins_sve_scale, aarch64_ins_sve_shlimm, aarch64_ins_sve_shrimm,
1655 aarch64_ins_sve_float_half_one, aarch64_ins_sve_float_half_two,
1656 aarch64_ins_sve_float_zero_one, aarch64_opcode_encode): Likewise.
1657 * aarch64-dis.h (aarch64_extract_operand, aarch64_##x): Likewise.
1658 * aarch64-dis.c (aarch64_ext_regno, aarch64_ext_reglane,
1659 aarch64_ext_reglist, aarch64_ext_ldst_reglist,
1660 aarch64_ext_ldst_reglist_r, aarch64_ext_ldst_elemlist,
1661 aarch64_ext_advsimd_imm_shift, aarch64_ext_imm, aarch64_ext_imm_half,
1662 aarch64_ext_advsimd_imm_modified, aarch64_ext_fpimm,
1663 aarch64_ext_imm_rotate1, aarch64_ext_imm_rotate2, aarch64_ext_fbits,
1664 aarch64_ext_aimm, aarch64_ext_limm_1, aarch64_ext_limm, decode_limm,
1665 aarch64_ext_inv_limm, aarch64_ext_ft, aarch64_ext_addr_simple,
1666 aarch64_ext_addr_regoff, aarch64_ext_addr_offset, aarch64_ext_addr_simm,
1667 aarch64_ext_addr_simm10, aarch64_ext_addr_uimm12,
1668 aarch64_ext_simd_addr_post, aarch64_ext_cond, aarch64_ext_sysreg,
1669 aarch64_ext_pstatefield, aarch64_ext_sysins_op, aarch64_ext_barrier,
1670 aarch64_ext_prfop, aarch64_ext_hint, aarch64_ext_reg_extended,
1671 aarch64_ext_reg_shifted, aarch64_ext_sve_addr_ri_s4xvl,
1672 aarch64_ext_sve_addr_ri_s6xvl, aarch64_ext_sve_addr_ri_s9xvl,
1673 aarch64_ext_sve_addr_ri_s4, aarch64_ext_sve_addr_ri_u6,
1674 aarch64_ext_sve_addr_rr_lsl, aarch64_ext_sve_addr_rz_xtw,
1675 aarch64_ext_sve_addr_zi_u5, aarch64_ext_sve_addr_zz,
1676 aarch64_ext_sve_addr_zz_lsl, aarch64_ext_sve_addr_zz_sxtw,
1677 aarch64_ext_sve_addr_zz_uxtw, aarch64_ext_sve_aimm,
1678 aarch64_ext_sve_asimm, aarch64_ext_sve_index, aarch64_ext_sve_limm_mov,
1679 aarch64_ext_sve_quad_index, aarch64_ext_sve_reglist,
1680 aarch64_ext_sve_scale, aarch64_ext_sve_shlimm, aarch64_ext_sve_shrimm,
1681 aarch64_ext_sve_float_half_one, aarch64_ext_sve_float_half_two,
1682 aarch64_ext_sve_float_zero_one, aarch64_opcode_decode): Likewise.
1683 (determine_disassembling_preference, aarch64_decode_insn,
1684 print_insn_aarch64_word, print_insn_data): Take errors struct.
1685 (print_insn_aarch64): Use errors.
1686 * aarch64-asm-2.c: Regenerate.
1687 * aarch64-dis-2.c: Regenerate.
1688 * aarch64-gen.c (print_operand_inserter): Use errors and change type to
1689 boolean in aarch64_insert_operan.
1690 (print_operand_extractor): Likewise.
1691 * aarch64-opc.c (aarch64_print_operand): Use sysreg struct.
1693 2018-05-15 Francois H. Theron <francois.theron@netronome.com>
1695 * nfp-dis.c: Use uint64_t for instruction variables, not bfd_vma.
1697 2018-05-09 H.J. Lu <hongjiu.lu@intel.com>
1699 * i386-opc.tbl: Remove Disp<N> from movidir{i,64b}.
1701 2018-05-09 Sebastian Rasmussen <sebras@gmail.com>
1703 * cr16-opc.c (cr16_instruction): Comment typo fix.
1704 * hppa-dis.c (print_insn_hppa): Likewise.
1706 2018-05-08 Jim Wilson <jimw@sifive.com>
1708 * riscv-opc.c (match_c_slli, match_slli_as_c_slli): New.
1709 (match_c_slli64, match_srxi_as_c_srxi): New.
1710 (riscv_opcodes) <slli, sll>: Use match_slli_as_c_slli.
1711 <srli, srl, srai, sra>: Use match_srxi_as_c_srxi.
1712 <c.slli, c.srli, c.srai>: Use match_s_slli.
1713 <c.slli64, c.srli64, c.srai64>: New.
1715 2018-05-08 Alan Modra <amodra@gmail.com>
1717 * ppc-dis.c (PPC_OPCD_SEGS): Define using PPC_OP.
1718 (VLE_OPCD_SEGS, SPE2_OPCD_SEGS): Similarly, using macros used to
1719 partition opcode space for index lookup.
1721 2018-05-07 Peter Bergner <bergner@vnet.ibm.com.com>
1723 * ppc-dis.c (print_insn_powerpc) <insn_is_short>: Replace this...
1724 <insn_length>: ...with this. Update usage.
1725 Remove duplicate call to *info->memory_error_func.
1727 2018-05-07 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
1728 H.J. Lu <hongjiu.lu@intel.com>
1730 * i386-dis.c (Gva): New.
1731 (enum): Add PREFIX_0F38F8, PREFIX_0F38F9,
1732 MOD_0F38F8_PREFIX_2, MOD_0F38F9_PREFIX_0.
1733 (prefix_table): New instructions (see prefix above).
1734 (mod_table): New instructions (see prefix above).
1735 (OP_G): Handle va_mode.
1736 * i386-gen.c (cpu_flag_init): Add CPU_MOVDIRI_FLAGS,
1737 CPU_MOVDIR64B_FLAGS.
1738 (cpu_flags): Add CpuMOVDIRI and CpuMOVDIR64B.
1739 * i386-opc.h (enum): Add CpuMOVDIRI, CpuMOVDIR64B.
1740 (i386_cpu_flags): Add cpumovdiri and cpumovdir64b.
1741 * i386-opc.tbl: Add movidir{i,64b}.
1742 * i386-init.h: Regenerated.
1743 * i386-tbl.h: Likewise.
1745 2018-05-07 H.J. Lu <hongjiu.lu@intel.com>
1747 * i386-gen.c (opcode_modifiers): Replace AddrPrefixOp0 with
1749 * i386-opc.h (AddrPrefixOp0): Renamed to ...
1750 (AddrPrefixOpReg): This.
1751 (i386_opcode_modifier): Rename addrprefixop0 to addrprefixopreg.
1752 * i386-opc.tbl: Replace AddrPrefixOp0 with AddrPrefixOpReg.
1754 2018-05-07 Peter Bergner <bergner@vnet.ibm.com.com>
1756 * ppc-opc.c (powerpc_num_opcodes): Change type to unsigned.
1757 (vle_num_opcodes): Likewise.
1758 (spe2_num_opcodes): Likewise.
1759 * ppc-dis.c (disassemble_init_powerpc) <powerpc_opcd_indices>: Rewrite
1760 initialization loop.
1761 (disassemble_init_powerpc) <vle_opcd_indices>: Likewise.
1762 (disassemble_init_powerpc) <spe2_opcd_indices>: Likewise. Initialize
1765 2018-05-01 Tamar Christina <tamar.christina@arm.com>
1767 * aarch64-dis.c (aarch64_opcode_decode): Moved memory clear code.
1769 2018-04-30 Francois H. Theron <francois.theron@netronome.com>
1771 Makefile.am: Added nfp-dis.c.
1772 configure.ac: Added bfd_nfp_arch.
1773 disassemble.h: Added print_insn_nfp prototype.
1774 disassemble.c: Added ARCH_nfp and call to print_insn_nfp
1775 nfp-dis.c: New, for NFP support.
1776 po/POTFILES.in: Added nfp-dis.c to the list.
1777 Makefile.in: Regenerate.
1778 configure: Regenerate.
1780 2018-04-26 Jan Beulich <jbeulich@suse.com>
1782 * i386-opc.tbl: Fold various non-memory operand AVX512VL
1783 templates into their base ones.
1784 * i386-tlb.h: Re-generate.
1786 2018-04-26 Jan Beulich <jbeulich@suse.com>
1788 * i386-gen.c (cpu_flag_init): Use CPU_XOP_FLAGS for
1789 CPU_BDVER1_FLAGS. Use CPU_AVX2_FLAGS for CPU_ZNVER1_FLAGS. Use
1790 CPU_AVX_FLAGS for CPU_BTVER1_FLAGS. Add CPU_XSAVE_FLAGS to
1791 CPU_LWP_FLAGS, CPU_AVX_FLAGS, CPU_MPX_FLAGS, and CPU_OSPKE_FLAGS.
1792 * i386-init.h: Re-generate.
1794 2018-04-26 Jan Beulich <jbeulich@suse.com>
1796 * i386-gen.c (cpu_flag_init): Drop all uses of CpuRegMMX,
1797 CpuRegXMM, CpuRegYMM, CpuRegZMM, and CpuRegMask. Use
1798 CPU_AVX2_FLAGS for CPU_AVX512F_FLAGS and drop bogus comment.
1799 Don't use CPU_AVX2_FLAGS for CPU_AVX512VL_FLAGS and drop bogus
1801 (cpu_flags): Drop CpuRegMMX, CpuRegXMM, CpuRegYMM, CpuRegZMM,
1803 * i386-opc.h: CpuRegMMX, CpuRegXMM, CpuRegYMM, CpuRegZMM,
1805 (union i386_cpu_flags): Remove cpuregmmx, cpuregxmm, cpuregymm,
1806 cpuregzmm, and cpuregmask.
1807 * i386-init.h: Re-generate.
1808 * i386-tbl.h: Re-generate.
1810 2018-04-26 Jan Beulich <jbeulich@suse.com>
1812 * i386-gen.c (cpu_flag_init): CPU_I586_FLAGS inherits Cpu387 only.
1813 CPU_287_FLAGS is Cpu287 only. CPU_387_FLAGS is Cpu387 only.
1814 * i386-init.h: Re-generate.
1816 2018-04-26 Jan Beulich <jbeulich@suse.com>
1818 * i386-gen.c (VexImmExt): Delete.
1819 * i386-opc.h (VexImmExt, veximmext): Delete.
1820 * i386-opc.tbl: Drop all VexImmExt uses.
1821 * i386-tlb.h: Re-generate.
1823 2018-04-25 Jan Beulich <jbeulich@suse.com>
1825 * i386-opc.tbl (vpslld, vpsrad, vpsrld): Drop AVX512VL
1826 register-only forms.
1827 * i386-tlb.h: Re-generate.
1829 2018-04-25 Tamar Christina <tamar.christina@arm.com>
1831 * aarch64-tbl.h (sqrdmlah, sqrdmlsh): Fix masks.
1833 2018-04-17 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
1835 * i386-dis.c: Add REG_0F1C_MOD_0, MOD_0F1C_PREFIX_0,
1837 * i386-gen.c (cpu_flag_init): Add CPU_CLDEMOTE_FLAGS,
1838 (cpu_flags): Add CpuCLDEMOTE.
1839 * i386-init.h: Regenerate.
1840 * i386-opc.h (enum): Add CpuCLDEMOTE,
1841 (i386_cpu_flags): Add cpucldemote.
1842 * i386-opc.tbl: Add cldemote.
1843 * i386-tbl.h: Regenerate.
1845 2018-04-16 Alan Modra <amodra@gmail.com>
1847 * Makefile.am: Remove sh5 and sh64 support.
1848 * configure.ac: Likewise.
1849 * disassemble.c: Likewise.
1850 * disassemble.h: Likewise.
1851 * sh-dis.c: Likewise.
1852 * sh64-dis.c: Delete.
1853 * sh64-opc.c: Delete.
1854 * sh64-opc.h: Delete.
1855 * Makefile.in: Regenerate.
1856 * configure: Regenerate.
1857 * po/POTFILES.in: Regenerate.
1859 2018-04-16 Alan Modra <amodra@gmail.com>
1861 * Makefile.am: Remove w65 support.
1862 * configure.ac: Likewise.
1863 * disassemble.c: Likewise.
1864 * disassemble.h: Likewise.
1865 * w65-dis.c: Delete.
1866 * w65-opc.h: Delete.
1867 * Makefile.in: Regenerate.
1868 * configure: Regenerate.
1869 * po/POTFILES.in: Regenerate.
1871 2018-04-16 Alan Modra <amodra@gmail.com>
1873 * configure.ac: Remove we32k support.
1874 * configure: Regenerate.
1876 2018-04-16 Alan Modra <amodra@gmail.com>
1878 * Makefile.am: Remove m88k support.
1879 * configure.ac: Likewise.
1880 * disassemble.c: Likewise.
1881 * disassemble.h: Likewise.
1882 * m88k-dis.c: Delete.
1883 * Makefile.in: Regenerate.
1884 * configure: Regenerate.
1885 * po/POTFILES.in: Regenerate.
1887 2018-04-16 Alan Modra <amodra@gmail.com>
1889 * Makefile.am: Remove i370 support.
1890 * configure.ac: Likewise.
1891 * disassemble.c: Likewise.
1892 * disassemble.h: Likewise.
1893 * i370-dis.c: Delete.
1894 * i370-opc.c: Delete.
1895 * Makefile.in: Regenerate.
1896 * configure: Regenerate.
1897 * po/POTFILES.in: Regenerate.
1899 2018-04-16 Alan Modra <amodra@gmail.com>
1901 * Makefile.am: Remove h8500 support.
1902 * configure.ac: Likewise.
1903 * disassemble.c: Likewise.
1904 * disassemble.h: Likewise.
1905 * h8500-dis.c: Delete.
1906 * h8500-opc.h: Delete.
1907 * Makefile.in: Regenerate.
1908 * configure: Regenerate.
1909 * po/POTFILES.in: Regenerate.
1911 2018-04-16 Alan Modra <amodra@gmail.com>
1913 * configure.ac: Remove tahoe support.
1914 * configure: Regenerate.
1916 2018-04-15 H.J. Lu <hongjiu.lu@intel.com>
1918 * i386-dis.c (prefix_table): Replace Em with Edq on tpause and
1920 * i386-opc.tbl: Allow 32-bit registers for tpause and umwait in
1922 * i386-tbl.h: Regenerated.
1924 2018-04-11 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
1926 * i386-dis.c (enum): Add PREFIX_MOD_0_0FAE_REG_6,
1927 PREFIX_MOD_1_0FAE_REG_6.
1929 (OP_E_register): Use va_mode.
1930 * i386-dis-evex.h (prefix_table):
1931 New instructions (see prefixes above).
1932 * i386-gen.c (cpu_flag_init): Add WAITPKG.
1933 (cpu_flags): Likewise.
1934 * i386-opc.h (enum): Likewise.
1935 (i386_cpu_flags): Likewise.
1936 * i386-opc.tbl: Add umonitor, umwait, tpause.
1937 * i386-init.h: Regenerate.
1938 * i386-tbl.h: Likewise.
1940 2018-04-11 Alan Modra <amodra@gmail.com>
1942 * opcodes/i860-dis.c: Delete.
1943 * opcodes/i960-dis.c: Delete.
1944 * Makefile.am: Remove i860 and i960 support.
1945 * configure.ac: Likewise.
1946 * disassemble.c: Likewise.
1947 * disassemble.h: Likewise.
1948 * Makefile.in: Regenerate.
1949 * configure: Regenerate.
1950 * po/POTFILES.in: Regenerate.
1952 2018-04-04 H.J. Lu <hongjiu.lu@intel.com>
1955 * i386-dis.c (get_valid_dis386): Don't set vex.prefix nor vex.w
1957 (print_insn): Clear vex instead of vex.evex.
1959 2018-04-04 Nick Clifton <nickc@redhat.com>
1961 * po/es.po: Updated Spanish translation.
1963 2018-03-28 Jan Beulich <jbeulich@suse.com>
1965 * i386-gen.c (opcode_modifiers): Delete VecESize.
1966 * i386-opc.h (VecESize): Delete.
1967 (struct i386_opcode_modifier): Delete vecesize.
1968 * i386-opc.tbl: Drop VecESize.
1969 * i386-tlb.h: Re-generate.
1971 2018-03-28 Jan Beulich <jbeulich@suse.com>
1973 * i386-opc.h (NO_BROADCAST, BROADCAST_1TO16, BROADCAST_1TO8,
1974 BROADCAST_1TO4, BROADCAST_1TO2): Delete.
1975 (struct i386_opcode_modifier): Shrink broadcast field to 1 bit.
1976 * i386-opc.tbl: Replace Broadcast=<N> by Broadcast.
1977 * i386-tlb.h: Re-generate.
1979 2018-03-28 Jan Beulich <jbeulich@suse.com>
1981 * i386-opc.tbl (vcvt*d2si, vcvt*d2usi, vcvt*s2si, vcvt*s2usi):
1983 * i386-tlb.h: Re-generate.
1985 2018-03-28 Jan Beulich <jbeulich@suse.com>
1987 * i386-dis.c (prefix_table): Drop Y for cvt*2si.
1988 (vex_len_table): Drop Y for vcvt*2si.
1989 (putop): Replace plain 'Y' handling by abort().
1991 2018-03-28 Nick Clifton <nickc@redhat.com>
1994 * aarch64-tbl.h (aarch64_opcode_table): Add entries for LDFF1xx
1995 instructions with only a base address register.
1996 * aarch64-opc.c (operand_general_constraint_met_p): Add code to
1997 handle AARHC64_OPND_SVE_ADDR_R.
1998 (aarch64_print_operand): Likewise.
1999 * aarch64-asm-2.c: Regenerate.
2000 * aarch64_dis-2.c: Regenerate.
2001 * aarch64-opc-2.c: Regenerate.
2003 2018-03-22 Jan Beulich <jbeulich@suse.com>
2005 * i386-opc.tbl: Drop VecESize from register only insn forms and
2006 memory forms not allowing broadcast.
2007 * i386-tlb.h: Re-generate.
2009 2018-03-22 Jan Beulich <jbeulich@suse.com>
2011 * i386-opc.tbl (vfrczs*, vphadd*, vphsub*, vpmacs*, vpmadcs*,
2012 vprot*, vpsha*, vpshl*, bextr, blc*, bls*, t1mskc, tzmsk, sha1*,
2013 sha256*): Drop Disp<N>.
2015 2018-03-22 Jan Beulich <jbeulich@suse.com>
2017 * i386-dis.c (EbndS, bnd_swap_mode): New.
2018 (prefix_table): Use EbndS.
2019 (OP_E_register, OP_E_memory): Also handle bnd_swap_mode.
2020 * i386-opc.tbl (bndmov): Move misplaced Load.
2021 * i386-tlb.h: Re-generate.
2023 2018-03-22 Jan Beulich <jbeulich@suse.com>
2025 * i386-opc.tbl (vcvtdq2pd, vcvtps2pd, vcvtudq2pd): Use separate
2026 templates allowing memory operands and folded ones for register
2028 * i386-tlb.h: Re-generate.
2030 2018-03-22 Jan Beulich <jbeulich@suse.com>
2032 * i386-opc.tbl (vfrczp*, vpcmov, vpermil2p*): Fold 128- and
2033 256-bit templates. Drop redundant leftover Disp<N>.
2034 * i386-tlb.h: Re-generate.
2036 2018-03-14 Kito Cheng <kito.cheng@gmail.com>
2038 * riscv-opc.c (riscv_insn_types): New.
2040 2018-03-13 Nick Clifton <nickc@redhat.com>
2042 * po/pt_BR.po: Updated Brazilian Portuguese translation.
2044 2018-03-08 H.J. Lu <hongjiu.lu@intel.com>
2046 * i386-opc.tbl: Add Optimize to clr.
2047 * i386-tbl.h: Regenerated.
2049 2018-03-08 H.J. Lu <hongjiu.lu@intel.com>
2051 * i386-gen.c (opcode_modifiers): Remove OldGcc.
2052 * i386-opc.h (OldGcc): Removed.
2053 (i386_opcode_modifier): Remove oldgcc.
2054 * i386-opc.tbl: Remove fsubp, fsubrp, fdivp and fdivrp
2055 instructions for old (<= 2.8.1) versions of gcc.
2056 * i386-tbl.h: Regenerated.
2058 2018-03-08 Jan Beulich <jbeulich@suse.com>
2060 * i386-opc.h (EVEXDYN): New.
2061 * i386-opc.tbl: Fold various AVX512VL templates.
2062 * i386-tlb.h: Re-generate.
2064 2018-03-08 Jan Beulich <jbeulich@suse.com>
2066 * i386-opc.tbl (vexpandpd, vexpandps, vmovapd, vmovaps,
2067 vmovdqa32, vmovdqa64, vmovdqu32, vmovdqu64, vmovupd, vmovups,
2068 vpexpandd, vpexpandq): Fold AFX512VF templates.
2069 * i386-tlb.h: Re-generate.
2071 2018-03-08 Jan Beulich <jbeulich@suse.com>
2073 * i386-opc.tbl (vgf2p8affineinvqb, vgf2p8affineqb, vgf2p8mulb):
2074 Fold 128- and 256-bit VEX-encoded templates.
2075 * i386-tlb.h: Re-generate.
2077 2018-03-08 Jan Beulich <jbeulich@suse.com>
2079 * i386-opc.tbl (vexpandpd, vexpandps, vmovapd, vmovaps,
2080 vmovdqa32, vmovdqa64, vmovdqu32, vmovdqu64, vmovupd, vmovups,
2081 vpexpandd, vpexpandq): Fold AVX512F templates.
2082 * i386-tlb.h: Re-generate.
2084 2018-03-08 Jan Beulich <jbeulich@suse.com>
2086 * i386-opc.tbl (llwpcb, slwpcb, lwpval, lwpins): Fold 32- and
2087 64-bit templates. Drop Disp<N>.
2088 * i386-tlb.h: Re-generate.
2090 2018-03-08 Jan Beulich <jbeulich@suse.com>
2092 * i386-opc.tbl (vfmadd*, vfmsub*, vfnmadd*, vfnmsub*): Fold 128-
2093 and 256-bit templates.
2094 * i386-tlb.h: Re-generate.
2096 2018-03-08 Jan Beulich <jbeulich@suse.com>
2098 * i386-opc.tbl (cmpxchg8b): Add NoRex64.
2099 * i386-tlb.h: Re-generate.
2101 2018-03-08 Jan Beulich <jbeulich@suse.com>
2103 * i386-opc.tbl (cmpxchg16b, fisttp, fisttpll, bndmov, mwaitx):
2105 * i386-tlb.h: Re-generate.
2107 2018-03-08 Jan Beulich <jbeulich@suse.com>
2109 * i386-opc.tbl (ldmxcsr, stmxcsr): Add NoAVX.
2110 * i386-tlb.h: Re-generate.
2112 2018-03-08 Jan Beulich <jbeulich@suse.com>
2114 * i386-gen.c (opcode_modifiers): Delete FloatD.
2115 * i386-opc.h (FloatD): Delete.
2116 (struct i386_opcode_modifier): Delete floatd.
2117 * i386-opc.tbl (fadd, fsub, fsubr, fmul, fdiv, fdivr): Replace
2119 * i386-tlb.h: Re-generate.
2121 2018-03-08 Jan Beulich <jbeulich@suse.com>
2123 * i386-dis.c (float_reg): Adjust DC and DE fsub*/fdiv* patterns.
2125 2018-03-08 Jan Beulich <jbeulich@suse.com>
2127 * i386-opc.tbl (vmovd): Disallow Qword memory operands.
2128 * i386-tlb.h: Re-generate.
2130 2018-03-08 Jan Beulich <jbeulich@suse.com>
2132 * i386-opc.tbl (vcvtpd2ps): Fold AVX 128- and 256-bit memory
2134 * i386-tlb.h: Re-generate.
2136 2018-03-07 Alan Modra <amodra@gmail.com>
2138 * disassemble.c (disassembler): Use bfd_arch_powerpc entry for
2140 * disassemble.h (print_insn_rs6000): Delete.
2141 * ppc-dis.c (powerpc_init_dialect): Handle rs6000.
2142 (disassemble_init_powerpc): Call powerpc_init_dialect for rs6000.
2143 (print_insn_rs6000): Delete.
2145 2018-03-03 Alan Modra <amodra@gmail.com>
2147 * sysdep.h (opcodes_error_handler): Define.
2148 (_bfd_error_handler): Declare.
2149 * Makefile.am: Remove stray #.
2150 * opc2c.c (main): Remove bogus -l arg handling. Print "DO NOT
2152 * aarch64-dis.c, * arc-dis.c, * arm-dis.c, * avr-dis.c,
2153 * d30v-dis.c, * h8300-dis.c, * mmix-dis.c, * ppc-dis.c,
2154 * riscv-dis.c, * s390-dis.c, * sparc-dis.c, * v850-dis.c: Use
2155 opcodes_error_handler to print errors. Standardize error messages.
2156 * msp430-decode.opc, * nios2-dis.c, * rl78-decode.opc: Likewise,
2157 and include opintl.h.
2158 * nds32-asm.c: Likewise, and include sysdep.h and opintl.h.
2159 * i386-gen.c: Standardize error messages.
2160 * msp430-decode.c, * rl78-decode.c, rx-decode.c: Regenerate.
2161 * Makefile.in: Regenerate.
2162 * epiphany-asm.c, * epiphany-desc.c, * epiphany-dis.c,
2163 * epiphany-ibld.c, * fr30-asm.c, * fr30-desc.c, * fr30-dis.c,
2164 * fr30-ibld.c, * frv-asm.c, * frv-desc.c, * frv-dis.c, * frv-ibld.c,
2165 * frv-opc.c, * ip2k-asm.c, * ip2k-desc.c, * ip2k-dis.c, * ip2k-ibld.c,
2166 * iq2000-asm.c, * iq2000-desc.c, * iq2000-dis.c, * iq2000-ibld.c,
2167 * lm32-asm.c, * lm32-desc.c, * lm32-dis.c, * lm32-ibld.c,
2168 * m32c-asm.c, * m32c-desc.c, * m32c-dis.c, * m32c-ibld.c,
2169 * m32r-asm.c, * m32r-desc.c, * m32r-dis.c, * m32r-ibld.c,
2170 * mep-asm.c, * mep-desc.c, * mep-dis.c, * mep-ibld.c, * mt-asm.c,
2171 * mt-desc.c, * mt-dis.c, * mt-ibld.c, * or1k-asm.c, * or1k-desc.c,
2172 * or1k-dis.c, * or1k-ibld.c, * xc16x-asm.c, * xc16x-desc.c,
2173 * xc16x-dis.c, * xc16x-ibld.c, * xstormy16-asm.c, * xstormy16-desc.c,
2174 * xstormy16-dis.c, * xstormy16-ibld.c: Regenerate.
2176 2018-03-01 H.J. Lu <hongjiu.lu@intel.com>
2178 * * i386-opc.tbl: Add "Optimize" to AVX256 and AVX512
2179 vpsub[bwdq] instructions.
2180 * i386-tbl.h: Regenerated.
2182 2018-03-01 Alan Modra <amodra@gmail.com>
2184 * configure.ac (ALL_LINGUAS): Sort.
2185 * configure: Regenerate.
2187 2018-02-27 Thomas Preud'homme <thomas.preudhomme@arm.com>
2189 * arm-dis.c (print_insn_coprocessor): Replace uses of ARM_FEATURE_COPY
2190 macro by assignements.
2192 2018-02-27 H.J. Lu <hongjiu.lu@intel.com>
2195 * i386-gen.c (opcode_modifiers): Add Optimize.
2196 * i386-opc.h (Optimize): New enum.
2197 (i386_opcode_modifier): Add optimize.
2198 * i386-opc.tbl: Add "Optimize" to "mov $imm, reg",
2199 "sub reg, reg/mem", "test $imm, acc", "test $imm, reg/mem",
2200 "and $imm, acc", "and $imm, reg/mem", "xor reg, reg/mem",
2201 "movq $imm, reg" and AVX256 and AVX512 versions of vandnps,
2202 vandnpd, vpandn, vpandnd, vpandnq, vxorps, vxorpd, vpxor,
2204 * i386-tbl.h: Regenerated.
2206 2018-02-26 Alan Modra <amodra@gmail.com>
2208 * crx-dis.c (getregliststring): Allocate a large enough buffer
2209 to silence false positive gcc8 warning.
2211 2018-02-22 Shea Levy <shea@shealevy.com>
2213 * disassemble.c (ARCH_riscv): Define if ARCH_all.
2215 2018-02-22 H.J. Lu <hongjiu.lu@intel.com>
2217 * i386-opc.tbl: Add {rex},
2218 * i386-tbl.h: Regenerated.
2220 2018-02-20 Maciej W. Rozycki <macro@mips.com>
2222 * mips16-opc.c (decode_mips16_operand) <'M'>: Remove case.
2223 (mips16_opcodes): Replace `M' with `m' for "restore".
2225 2018-02-19 Thomas Preud'homme <thomas.preudhomme@arm.com>
2227 * arm-dis.c (thumb_opcodes): Fix BXNS mask.
2229 2018-02-13 Maciej W. Rozycki <macro@mips.com>
2231 * wasm32-dis.c (print_insn_wasm32): Rename `index' local
2232 variable to `function_index'.
2234 2018-02-13 Nick Clifton <nickc@redhat.com>
2237 * metag-dis.c (print_fmmov): Double buffer size to avoid warning
2238 about truncation of printing.
2240 2018-02-12 Henry Wong <henry@stuffedcow.net>
2242 * mips-opc.c (mips_builtin_opcodes): Correct "sigrie" encoding.
2244 2018-02-05 Nick Clifton <nickc@redhat.com>
2246 * po/pt_BR.po: Updated Brazilian Portuguese translation.
2248 2018-01-23 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
2250 * i386-dis.c (enum): Add pconfig.
2251 * i386-gen.c (cpu_flag_init): Add CPU_PCONFIG_FLAGS.
2252 (cpu_flags): Add CpuPCONFIG.
2253 * i386-opc.h (enum): Add CpuPCONFIG.
2254 (i386_cpu_flags): Add cpupconfig.
2255 * i386-opc.tbl: Add PCONFIG instruction.
2256 * i386-init.h: Regenerate.
2257 * i386-tbl.h: Likewise.
2259 2018-01-23 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
2261 * i386-dis.c (enum): Add PREFIX_0F09.
2262 * i386-gen.c (cpu_flag_init): Add CPU_WBNOINVD_FLAGS.
2263 (cpu_flags): Add CpuWBNOINVD.
2264 * i386-opc.h (enum): Add CpuWBNOINVD.
2265 (i386_cpu_flags): Add cpuwbnoinvd.
2266 * i386-opc.tbl: Add WBNOINVD instruction.
2267 * i386-init.h: Regenerate.
2268 * i386-tbl.h: Likewise.
2270 2018-01-17 Jim Wilson <jimw@sifive.com>
2272 * riscv-opc.c (riscv_opcodes) <addi>: Use z instead of 0.
2274 2018-01-17 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
2276 * i386-gen.c (cpu_flag_init): Delete CPU_CET_FLAGS, CpuCET.
2277 Add CPU_IBT_FLAGS, CPU_SHSTK_FLAGS, CPY_ANY_IBT_FLAGS,
2278 CPU_ANY_SHSTK_FLAGS, CpuIBT, CpuSHSTK.
2279 (cpu_flags): Add CpuIBT, CpuSHSTK.
2280 * i386-opc.h (enum): Add CpuIBT, CpuSHSTK.
2281 (i386_cpu_flags): Add cpuibt, cpushstk.
2282 * i386-opc.tbl: Change CpuCET to CpuSHSTK and CpuIBT.
2283 * i386-init.h: Regenerate.
2284 * i386-tbl.h: Likewise.
2286 2018-01-16 Nick Clifton <nickc@redhat.com>
2288 * po/pt_BR.po: Updated Brazilian Portugese translation.
2289 * po/de.po: Updated German translation.
2291 2018-01-15 Jim Wilson <jimw@sifive.com>
2293 * riscv-opc.c (match_c_nop): New.
2294 (riscv_opcodes) <addi>: Handle an addi that compresses to c.nop.
2296 2018-01-15 Nick Clifton <nickc@redhat.com>
2298 * po/uk.po: Updated Ukranian translation.
2300 2018-01-13 Nick Clifton <nickc@redhat.com>
2302 * po/opcodes.pot: Regenerated.
2304 2018-01-13 Nick Clifton <nickc@redhat.com>
2306 * configure: Regenerate.
2308 2018-01-13 Nick Clifton <nickc@redhat.com>
2310 2.30 branch created.
2312 2018-01-11 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
2314 * i386-opc.tbl: Remove VL variants for 4FMAPS and 4VNNIW insns.
2315 * i386-tbl.h: Regenerate.
2317 2018-01-10 Jan Beulich <jbeulich@suse.com>
2319 * i386-opc.tbl (v4fmaddss, v4fnmaddss): Adjust Disp8MemShift.
2320 * i386-tbl.h: Re-generate.
2322 2018-01-10 Jan Beulich <jbeulich@suse.com>
2324 * i386-opc.tbl (vpcmpeqb, vpcmpleb, vpcmpltb, vpcmpneqb,
2325 vpcmpnleb, vpcmpnltb, vpcmpequb, vpcmpleub, vpcmpltub,
2326 vpcmpnequb, vpcmpnleub, vpcmpnltub, vpcmpeqw, vpcmplew,
2327 vpcmpltw, vpcmpneqw, vpcmpnlew, vpcmpnltw, vpcmpequw, vpcmpleuw,
2328 vpcmpltuw, vpcmpnequw, vpcmpnleuw, vpcmpnltuw): Adjust
2329 Disp8MemShift of AVX512VL forms.
2330 * i386-tbl.h: Re-generate.
2332 2018-01-09 Jim Wilson <jimw@sifive.com>
2334 * riscv-dis.c (maybe_print_address): If base_reg is zero,
2335 then the hi_addr value is zero.
2337 2018-01-09 James Greenhalgh <james.greenhalgh@arm.com>
2339 * arm-dis.c (arm_opcodes): Add csdb.
2340 (thumb32_opcodes): Add csdb.
2342 2018-01-09 James Greenhalgh <james.greenhalgh@arm.com>
2344 * aarch64-tbl.h (aarch64_opcode_table): Add "csdb".
2345 * aarch64-asm-2.c: Regenerate.
2346 * aarch64-dis-2.c: Regenerate.
2347 * aarch64-opc-2.c: Regenerate.
2349 2018-01-08 H.J. Lu <hongjiu.lu@intel.com>
2352 * i386-opc.tbl: Properly encode vmovd with Qword memeory operand.
2353 Remove AVX512 vmovd with 64-bit operands.
2354 * i386-tbl.h: Regenerated.
2356 2018-01-05 Jim Wilson <jimw@sifive.com>
2358 * riscv-dis.c (print_insn_args) <'s'>: Call maybe_print_address for a
2361 2018-01-03 Alan Modra <amodra@gmail.com>
2363 Update year range in copyright notice of all files.
2365 2018-01-02 Jan Beulich <jbeulich@suse.com>
2367 * i386-gen.c (operand_type_init): Restore OPERAND_TYPE_REGYMM
2368 and OPERAND_TYPE_REGZMM entries.
2370 For older changes see ChangeLog-2017
2372 Copyright (C) 2018 Free Software Foundation, Inc.
2374 Copying and distribution of this file, with or without modification,
2375 are permitted in any medium without royalty provided the copyright
2376 notice and this notice are preserved.
2382 version-control: never