1 2005-11-02 Paul Brook <paul@codesourcery.com>
3 * arm-dis.c (print_insn_thumb32): Word align blx target address.
5 2005-10-31 Alan Modra <amodra@bigpond.net.au>
7 * arm-dis.c (print_insn): Warning fix.
9 2005-10-30 H.J. Lu <hongjiu.lu@intel.com>
11 * Makefile.am: Run "make dep-am".
12 * Makefile.in: Regenerated.
14 * dep-in.sed: Replace " ./" with " ".
16 2005-10-28 Dave Brolley <brolley@redhat.com>
18 * All CGEN-generated sources: Regenerate.
20 Contribute the following changes:
21 2005-09-19 Dave Brolley <brolley@redhat.com>
23 * disassemble.c (disassemble_init_for_target): Add 'break' to case for
24 bfd_arch_tic4x. Use cgen_bitset_create and cgen_bitset_set for
27 2005-02-16 Dave Brolley <brolley@redhat.com>
29 * cgen-dis.in: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
30 cgen_isa_mask_* to cgen_bitset_*.
31 * cgen-opc.c: Likewise.
33 2003-11-28 Richard Sandiford <rsandifo@redhat.com>
35 * cgen-dis.in (print_insn_@arch@): Fix comparison with cached isas.
36 * *-dis.c: Regenerate.
38 2003-06-05 DJ Delorie <dj@redhat.com>
40 * cgen-dis.in (print_insn_@arch@): Copy prev_isas, don't assign
41 it, as it may point to a reused buffer. Set prev_isas when we
44 2002-12-13 Dave Brolley <brolley@redhat.com>
46 * cgen-opc.c (cgen_isa_mask_create): New support function for
48 (cgen_isa_mask_init): Ditto.
49 (cgen_isa_mask_clear): Ditto.
50 (cgen_isa_mask_add): Ditto.
51 (cgen_isa_mask_set): Ditto.
52 (cgen_isa_supported): Ditto.
53 (cgen_isa_mask_compare): Ditto.
54 (cgen_isa_mask_intersection): Ditto.
55 (cgen_isa_mask_copy): Ditto.
56 (cgen_isa_mask_combine): Ditto.
57 * cgen-dis.in (libiberty.h): #include it.
58 (isas): Renamed from 'isa' and now (CGEN_ISA_MASK *).
59 (print_insn_@arch@): Use CGEN_ISA_MASK and support functions.
60 * Makefile.am (CGENDEPS): Add utils-cgen.scm and attrs.scm.
61 * Makefile.in: Regenerated.
63 2005-10-27 DJ Delorie <dj@redhat.com>
65 * m32c-asm.c: Regenerate.
66 * m32c-desc.c: Regenerate.
67 * m32c-desc.h: Regenerate.
68 * m32c-dis.c: Regenerate.
69 * m32c-ibld.c: Regenerate.
70 * m32c-opc.c: Regenerate.
71 * m32c-opc.h: Regenerate.
73 2005-10-26 DJ Delorie <dj@redhat.com>
75 * m32c-asm.c: Regenerate.
76 * m32c-desc.c: Regenerate.
77 * m32c-desc.h: Regenerate.
78 * m32c-dis.c: Regenerate.
79 * m32c-ibld.c: Regenerate.
80 * m32c-opc.c: Regenerate.
81 * m32c-opc.h: Regenerate.
83 2005-10-26 Paul Brook <paul@codesourcery.com>
85 * arm-dis.c (arm_opcodes): Correct "sel" entry.
87 2005-10-26 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
89 * m32r-asm.c: Regenerate.
91 2005-10-25 DJ Delorie <dj@redhat.com>
93 * m32c-asm.c: Regenerate.
94 * m32c-desc.c: Regenerate.
95 * m32c-desc.h: Regenerate.
96 * m32c-dis.c: Regenerate.
97 * m32c-ibld.c: Regenerate.
98 * m32c-opc.c: Regenerate.
99 * m32c-opc.h: Regenerate.
101 2005-10-25 Arnold Metselaar <arnold.metselaar@planet.nl>
103 * configure.in: Add target architecture bfd_arch_z80.
104 * configure: Regenerated.
105 * disassemble.c (disassembler)<ARCH_z80>: Add case
107 * z80-dis.c: New file.
109 2005-10-25 Alan Modra <amodra@bigpond.net.au>
111 * po/POTFILES.in: Regenerate.
112 * po/opcodes.pot: Regenerate.
114 2005-10-24 Jan Beulich <jbeulich@novell.com>
116 * ia64-asmtab.c: Regenerate.
118 2005-10-21 DJ Delorie <dj@redhat.com>
120 * m32c-asm.c: Regenerate.
121 * m32c-desc.c: Regenerate.
122 * m32c-desc.h: Regenerate.
123 * m32c-dis.c: Regenerate.
124 * m32c-ibld.c: Regenerate.
125 * m32c-opc.c: Regenerate.
126 * m32c-opc.h: Regenerate.
128 2005-10-21 Nick Clifton <nickc@redhat.com>
130 * bfin-dis.c: Tidy up code, removing redundant constructs.
132 2005-10-19 Martin Schwidefsky <schwidefsky@de.ibm.com>
134 * s390-opc.txt: Add unnormalized hfp multiply and multiply-and-add
137 2005-10-18 Nick Clifton <nickc@redhat.com>
139 * m32r-asm.c: Regenerate after updating m32r.opc.
141 2005-10-18 Jie Zhang <jie.zhang@analog.com>
143 * bfin-dis.c (print_insn_bfin): Do proper endian transform when
144 reading instruction from memory.
146 2005-10-18 Nick Clifton <nickc@redhat.com>
148 * m32r-asm.c: Regenerate after updating m32r.opc.
150 2005-10-14 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
152 * m32r-asm.c: Regenerate after updating m32r.opc.
154 2005-10-08 James Lemke <jim@wasabisystems.com>
156 * arm-dis.c (coprocessor_opcodes): Fix mask for various Maverick CDP
159 2005-10-06 Daniel Jacobowitz <dan@codesourcery.com>
161 * ppc-dis.c (struct dis_private): Remove.
162 (powerpc_dialect): Avoid aliasing warnings.
163 (print_insn_big_powerpc, print_insn_little_powerpc): Likewise.
165 2005-09-30 Nick Clifton <nickc@redhat.com>
167 * po/ga.po: New Irish translation.
168 * configure.in (ALL_LINGUAS): Add "ga".
169 * configure: Regenerate.
171 2005-09-30 H.J. Lu <hongjiu.lu@intel.com>
173 * Makefile.am: Run "make dep-am".
174 * Makefile.in: Regenerated.
175 * aclocal.m4: Likewise.
176 * configure: Likewise.
178 2005-09-30 Catherine Moore <clm@cm00re.com>
180 * Makefile.am: Bfin support.
181 * Makefile.in: Regenerated.
182 * aclocal.m4: Regenerated.
183 * bfin-dis.c: New file.
184 * configure.in: Bfin support.
185 * configure: Regenerated.
186 * disassemble.c (ARCH_bfin): Define.
187 (disassembler): Add case for bfd_arch_bfin.
189 2005-09-28 Jan Beulich <jbeulich@novell.com>
191 * i386-dis.c (stack_v_mode): Renamed from branch_v_mode.
194 (Ob64, Ov64): Rename to Ob, Ov. Delete unused original definitions.
195 (dis386): Document and use new 'V' meta character. Use it for
196 single-byte push/pop opcode forms. Use stackEv for mod-r/m push/pop
197 opcode forms. Correct typo in 'pop ss'. Replace Ob64/Ov64 by Ob/Ov.
198 (putop): 'q' suffix for 'T' and 'U' meta depends on DFLAG. Mark
199 data prefix as used whenever DFLAG was examined. Handle 'V'.
200 (intel_operand_size): Use stack_v_mode.
201 (OP_E): Use stack_v_mode, but handle only the special case of
202 64-bit mode without operand size override here; fall through to
203 v_mode case otherwise.
204 (OP_REG): Special case rAX_reg ... rDI_reg only when 64-bit mode
205 and no operand size override is present.
206 (OP_J): Use get32s for obtaining the displacement also when rex64
209 2005-09-08 Paul Brook <paul@codesourcery.com>
211 * arm-dis.c (arm_opcodes, thumb32_opcodes): Rename smi to smc.
213 2005-09-06 Chao-ying Fu <fu@mips.com>
215 * mips-opc.c (MT32): New define.
216 (mips_builtin_opcodes): Move "bc0f", "bc0fl", "bc0t", "bc0tl" to the
217 bottom to avoid opcode collision with "mftr" and "mttr".
219 * mips-dis.c (mips_arch_choices): Enable INSN_MT for mips32r2.
220 (print_insn_args): Add supports for +t, +T, !, $, *, &, g operand
223 2005-09-02 Paul Brook <paul@codesourcery.com>
225 * arm-dis.c (coprocessor_opcodes): Add null terminator.
227 2005-09-02 Paul Brook <paul@codesourcery.com>
229 * arm-dis.c (coprocessor_opcodes): New.
230 (arm_opcodes, thumb32_opcodes): Remove coprocessor insns.
231 (print_insn_coprocessor): New function.
232 (print_insn_arm): Use print_insn_coprocessor. Remove coprocessor
234 (print_insn_thumb32): Use print_insn_coprocessor.
236 2005-08-30 Paul Brook <paul@codesourcery.com>
238 * arm-dis.c (thumb_opcodes): Disassemble sub(3) as subs.
240 2005-08-26 Jan Beulich <jbeulich@novell.com>
242 * i386-dis.c (intel_operand_size): New, broken out from OP_E for
244 (OP_E): Call intel_operand_size, move call site out of mode
246 (OP_OFF): Call intel_operand_size if suffix_always. Remove
247 ATTRIBUTE_UNUSED from parameters.
248 (OP_OFF64): Likewise.
249 (OP_ESreg): Call intel_operand_size.
250 (OP_DSreg): Likewise.
251 (OP_DIR): Use colon rather than semicolon as separator of far
254 2005-08-25 Chao-ying Fu <fu@mips.com>
256 * mips-opc.c (WR_a, RD_a, MOD_a, DSP_VOLA, D32): New define.
257 (mips_builtin_opcodes): Add DSP instructions.
258 * mips-dis.c (mips_arch_choices): Enable INSN_DSP for mips32, mips32r2,
260 (print_insn_args): Add supports for 3, 4, 5, 6, 7, 8, 9, 0, :, ', @
263 2005-08-23 David Ung <davidu@mips.com>
265 * mips16-opc.c (mips16_opcodes): Add the MIPS16e jalrc/jrc
266 instructions to the table.
268 2005-08-18 Alan Modra <amodra@bigpond.net.au>
270 * a29k-dis.c: Delete.
271 * Makefile.am: Remove a29k support.
272 * configure.in: Likewise.
273 * disassemble.c: Likewise.
274 * Makefile.in: Regenerate.
275 * configure: Regenerate.
276 * po/POTFILES.in: Regenerate.
278 2005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
280 * ppc-dis.c (powerpc_dialect): Handle e300.
281 (print_ppc_disassembler_options): Likewise.
282 * ppc-opc.c (PPCE300): Define.
283 (powerpc_opcodes): Mark icbt as available for the e300.
285 2005-08-13 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
287 * hppa-dis.c (print_insn_hppa): Don't print '%' before register names.
288 Use "rp" instead of "%r2" in "b,l" insns.
290 2005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
292 * s390-dis.c (print_insn_s390): Print unsigned operands with %u.
293 * s390-mkopc.c (s390_opcode_cpu_val): Add support for cpu type z9-109.
295 * s390-opc.c (I32_16, U32_16, M_16): Add defines 32 bit immediates
296 and 4 bit optional masks.
297 (INSTR_RIL_RI, INSTR_RIL_RU, INSTR_RRF_M0RR, INSTR_RSE_CCRD,
298 INSTR_RSY_CCRD, INSTR_SSF_RRDRD): Add new instruction formats.
299 (MASK_RIL_RI, MASK_RIL_RU, MASK_RRF_M0RR, MASK_RSE_CCRD,
300 MASK_RSY_CCRD, MASK_SSF_RRDRD): Likewise.
301 (s390_opformats): Likewise.
302 * s390-opc.txt: Add new instructions for cpu type z9-109.
304 2005-08-05 John David Anglin <dave.anglin@nrc-crnc.gc.ca>
306 * hppa-dis.c (print_insn_hppa): Prefix 21-bit values with "L%".
308 2005-07-29 Paul Brook <paul@codesourcery.com>
310 * arm-dis.c: Fix disassebly of thumb2 writeback addressing modes.
312 2005-07-29 Paul Brook <paul@codesourcery.com>
314 * arm-dis.c (thumb32_opc): Fix addressing mode for tbh.
315 (print_insn_thumb32): Fix decoding of thumb2 'I' operands.
317 2005-07-25 DJ Delorie <dj@redhat.com>
319 * m32c-asm.c Regenerate.
320 * m32c-dis.c Regenerate.
322 2005-07-20 DJ Delorie <dj@redhat.com>
324 * disassemble.c (disassemble_init_for_target): M32C ISAs are
325 enums, so convert them to bit masks, which attributes are.
327 2005-07-18 Nick Clifton <nickc@redhat.com>
329 * configure.in: Restore alpha ordering to list of arches.
330 * configure: Regenerate.
331 * disassemble.c: Restore alpha ordering to list of arches.
333 2005-07-18 Nick Clifton <nickc@redhat.com>
335 * m32c-asm.c: Regenerate.
336 * m32c-desc.c: Regenerate.
337 * m32c-desc.h: Regenerate.
338 * m32c-dis.c: Regenerate.
339 * m32c-ibld.h: Regenerate.
340 * m32c-opc.c: Regenerate.
341 * m32c-opc.h: Regenerate.
343 2005-07-18 H.J. Lu <hongjiu.lu@intel.com>
345 * i386-dis.c (PNI_Fixup): Update comment.
346 (VMX_Fixup): Properly handle the suffix check.
348 2005-07-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
350 * hppa-dis.c (print_insn_hppa): Add space after 'w' in wide-mode
353 2005-07-16 Alan Modra <amodra@bigpond.net.au>
355 * Makefile.am: Run "make dep-am".
356 (stamp-m32c): Fix cpu dependencies.
357 * Makefile.in: Regenerate.
358 * ip2k-dis.c: Regenerate.
360 2007-07-15 H.J. Lu <hongjiu.lu@intel.com>
362 * i386-dis.c (OP_VMX): New. Handle Intel VMX Instructions.
363 (VMX_Fixup): New. Fix up Intel VMX Instructions.
367 (dis386_twobyte): Updated entries 0x78 and 0x79.
368 (twobyte_has_modrm): Likewise.
369 (grps): Use OP_VMX in the "sgdtIQ" entry. Updated GRP9.
370 (OP_G): Handle m_mode.
372 2005-07-14 Jim Blandy <jimb@redhat.com>
374 Add support for the Renesas M32C and M16C.
375 * m32c-asm.c, m32c-desc.c, m32c-dis.c, m32c-ibld.c, m32c-opc.c: New.
376 * m32c-desc.h, m32c-opc.h: New.
377 * Makefile.am (HFILES): List m32c-desc.h and m32c-opc.h.
378 (CFILES): List m32c-asm.c, m32c-desc.c, m32c-dis.c, m32c-ibld.c,
380 (ALL_MACHINES): List m32c-asm.lo, m32c-desc.lo, m32c-dis.lo,
381 m32c-ibld.lo, m32c-opc.lo.
382 (CLEANFILES): List stamp-m32c.
383 (M32C_DEPS): List stamp-m32c, if CGEN_MAINT.
384 (CGEN_CPUS): Add m32c.
385 (m32c-asm.c, m32c-desc.c, m32c-dis.c, m32c-ibld.c, m32c-opc.c)
386 (m32c-desc.h, m32c-opc.h): Depend on M32C_DEPS.
387 (m32c_opc_h): New variable.
388 (stamp-m32c, m32c-asm.lo, m32c-desc.lo, m32c-dis.lo, m32c-ibld.lo)
389 (m32c-opc.lo): New rules.
390 * Makefile.in: Regenerated.
391 * configure.in: Add case for bfd_m32c_arch.
392 * configure: Regenerated.
393 * disassemble.c (ARCH_m32c): New.
394 [ARCH_m32c]: #include "m32c-desc.h".
395 (disassembler) [ARCH_m32c]: Add case for bfd_arch_m32c.
396 (disassemble_init_for_target) [ARCH_m32c]: Same.
398 * cgen-ops.h, cgen-types.h: New files.
399 * Makefile.am (HFILES): List them.
400 * Makefile.in: Regenerated.
402 2005-07-07 Kaveh R. Ghazi <ghazi@caip.rutgers.edu>
404 * arc-dis.c, arm-dis.c, cris-dis.c, crx-dis.c, d10v-dis.c,
405 d30v-dis.c, fr30-dis.c, h8300-dis.c, h8500-dis.c, i860-dis.c,
406 ia64-dis.c, ip2k-dis.c, m10200-dis.c, m10300-dis.c,
407 m88k-dis.c, mcore-dis.c, mips-dis.c, ms1-dis.c, or32-dis.c,
408 ppc-dis.c, sh64-dis.c, sparc-dis.c, tic4x-dis.c, tic80-dis.c,
409 v850-dis.c: Fix format bugs.
410 * ia64-gen.c (fail, warn): Add format attribute.
411 * or32-opc.c (debug): Likewise.
413 2005-07-07 Khem Raj <kraj@mvista.com>
415 * arm-dis.c (opcode32 arm_opcodes): Fix ARM VFP fadds instruction
418 2005-07-06 Alan Modra <amodra@bigpond.net.au>
420 * Makefile.am (stamp-m32r): Fix path to cpu files.
421 (stamp-m32r, stamp-iq2000): Likewise.
422 * Makefile.in: Regenerate.
423 * m32r-asm.c: Regenerate.
424 * po/POTFILES.in: Remove arm-opc.h. Add ms1-asm.c, ms1-desc.c,
425 ms1-desc.h, ms1-dis.c, ms1-ibld.c, ms1-opc.c, ms1-opc.h.
427 2005-07-05 Nick Clifton <nickc@redhat.com>
429 * iq2000-asm.c: Regenerate.
430 * ms1-asm.c: Regenerate.
432 2005-07-05 Jan Beulich <jbeulich@novell.com>
434 * i386-dis.c (SVME_Fixup): New.
435 (grps): Use it for the lidt entry.
436 (PNI_Fixup): Call OP_M rather than OP_E.
437 (INVLPG_Fixup): Likewise.
439 2005-07-04 H.J. Lu <hongjiu.lu@intel.com>
441 * tic30-dis.c (cnvt_tmsfloat_ieee): Use HUGE_VALF if defined.
443 2005-07-01 Nick Clifton <nickc@redhat.com>
445 * a29k-dis.c: Update to ISO C90 style function declarations and
447 * alpha-opc.c: Likewise.
448 * arc-dis.c: Likewise.
449 * arc-opc.c: Likewise.
450 * avr-dis.c: Likewise.
451 * cgen-asm.in: Likewise.
452 * cgen-dis.in: Likewise.
453 * cgen-ibld.in: Likewise.
454 * cgen-opc.c: Likewise.
455 * cris-dis.c: Likewise.
456 * d10v-dis.c: Likewise.
457 * d30v-dis.c: Likewise.
458 * d30v-opc.c: Likewise.
459 * dis-buf.c: Likewise.
460 * dlx-dis.c: Likewise.
461 * h8300-dis.c: Likewise.
462 * h8500-dis.c: Likewise.
463 * hppa-dis.c: Likewise.
464 * i370-dis.c: Likewise.
465 * i370-opc.c: Likewise.
466 * m10200-dis.c: Likewise.
467 * m10300-dis.c: Likewise.
468 * m68k-dis.c: Likewise.
469 * m88k-dis.c: Likewise.
470 * mips-dis.c: Likewise.
471 * mmix-dis.c: Likewise.
472 * msp430-dis.c: Likewise.
473 * ns32k-dis.c: Likewise.
474 * or32-dis.c: Likewise.
475 * or32-opc.c: Likewise.
476 * pdp11-dis.c: Likewise.
477 * pj-dis.c: Likewise.
478 * s390-dis.c: Likewise.
479 * sh-dis.c: Likewise.
480 * sh64-dis.c: Likewise.
481 * sparc-dis.c: Likewise.
482 * sparc-opc.c: Likewise.
483 * sysdep.h: Likewise.
484 * tic30-dis.c: Likewise.
485 * tic4x-dis.c: Likewise.
486 * tic80-dis.c: Likewise.
487 * v850-dis.c: Likewise.
488 * v850-opc.c: Likewise.
489 * vax-dis.c: Likewise.
490 * w65-dis.c: Likewise.
491 * z8kgen.c: Likewise.
493 * fr30-*: Regenerate.
495 * ip2k-*: Regenerate.
496 * iq2000-*: Regenerate.
497 * m32r-*: Regenerate.
499 * openrisc-*: Regenerate.
500 * xstormy16-*: Regenerate.
502 2005-06-23 Ben Elliston <bje@gnu.org>
504 * m68k-dis.c: Use ISC C90.
505 * m68k-opc.c: Formatting fixes.
507 2005-06-16 David Ung <davidu@mips.com>
509 * mips16-opc.c (mips16_opcodes): Add the following MIPS16e
510 instructions to the table; seb/seh/sew/zeb/zeh/zew.
512 2005-06-15 Dave Brolley <brolley@redhat.com>
514 Contribute Morpho ms1 on behalf of Red Hat
515 * ms1-asm.c, ms1-desc.c, ms1-dis.c, ms1-ibld.c, ms1-opc.c,
516 ms1-opc.h: New files, Morpho ms1 target.
518 2004-05-14 Stan Cox <scox@redhat.com>
520 * disassemble.c (ARCH_ms1): Define.
521 (disassembler): Handle bfd_arch_ms1
523 2004-05-13 Michael Snyder <msnyder@redhat.com>
525 * Makefile.am, Makefile.in: Add ms1 target.
526 * configure.in: Ditto.
528 2005-06-08 Zack Weinberg <zack@codesourcery.com>
530 * arm-opc.h: Delete; fold contents into ...
531 * arm-dis.c: ... here. Move includes of internal COFF headers
532 next to includes of internal ELF headers.
533 (streq, WORD_ADDRESS, BDISP, BDISP23): Delete, unused.
534 (struct arm_opcode): Rename struct opcode32. Make 'assembler' const.
535 (struct thumb_opcode): Rename struct opcode16. Make 'assembler' const.
536 (arm_conditional, arm_fp_const, arm_shift, arm_regname, regnames)
537 (iwmmxt_wwnames, iwmmxt_wwssnames):
539 (regnames): Remove iWMMXt coprocessor register sets.
540 (iwmmxt_regnames, iwmmxt_cregnames): New statics.
541 (get_arm_regnames): Adjust fourth argument to match above changes.
542 (set_iwmmxt_regnames): Delete.
543 (print_insn_arm): Constify 'c'. Use ISO syntax for function
544 pointer calls. Expand sole use of BDISP. Use iwmmxt_regnames
545 and iwmmxt_cregnames, not set_iwmmxt_regnames.
546 (print_insn_thumb16, print_insn_thumb32): Constify 'c'. Use
547 ISO syntax for function pointer calls.
549 2005-06-07 Zack Weinberg <zack@codesourcery.com>
551 * arm-dis.c: Split up the comments describing the format codes, so
552 that the ARM and 16-bit Thumb opcode tables each have comments
553 preceding them that describe all the codes, and only the codes,
554 valid in those tables. (32-bit Thumb table is already like this.)
555 Reorder the lists in all three comments to match the order in
556 which the codes are implemented.
557 Remove all forward declarations of static functions. Convert all
558 function definitions to ISO C format.
559 (print_insn_arm, print_insn_thumb16, print_insn_thumb32):
561 (print_insn_thumb16): Remove unused case 'I'.
562 (print_insn): Update for changed calling convention of subroutines.
564 2005-05-25 Jan Beulich <jbeulich@novell.com>
566 * i386-dis.c (OP_E): In Intel mode, display 32-bit displacements in
567 hex (but retain it being displayed as signed). Remove redundant
568 checks. Add handling of displacements for 16-bit addressing in Intel
571 2005-05-25 Jan Beulich <jbeulich@novell.com>
573 * i386-dis.c (prefix_name): Remove pointless mode_64bit check.
574 (OP_E): Remove redundant REX_EXTZ handling. Remove pointless
575 masking of 'rm' in 16-bit memory address handling.
577 2005-05-19 Anton Blanchard <anton@samba.org>
579 * ppc-dis.c (powerpc_dialect): Handle "-Mpower5".
580 (print_ppc_disassembler_options): Document it.
581 * ppc-opc.c (SVC_LEV): Define.
582 (LEV): Allow optional operand.
584 (powerpc_opcodes): Extend "sc". Adjust "svc" and "svcl". Add
585 "hrfid", "popcntb", "fsqrtes", "fsqrtes.", "fre" and "fre.".
587 2005-05-19 Kelley Cook <kcook@gcc.gnu.org>
589 * Makefile.in: Regenerate.
591 2005-05-17 Zack Weinberg <zack@codesourcery.com>
593 * arm-dis.c (thumb_opcodes): Add disassembly for V6T2 16-bit
594 instructions. Adjust disassembly of some opcodes to match
596 (thumb32_opcodes): New table.
597 (print_insn_thumb): Rename print_insn_thumb16; don't handle
598 two-halfword branches here.
599 (print_insn_thumb32): New function.
600 (print_insn): Choose among print_insn_arm, print_insn_thumb16,
601 and print_insn_thumb32. Be consistent about order of
602 halfwords when printing 32-bit instructions.
604 2005-05-07 H.J. Lu <hongjiu.lu@intel.com>
607 * i386-dis.c (branch_v_mode): New.
608 (indirEv): Use branch_v_mode instead of v_mode.
609 (OP_E): Handle branch_v_mode.
611 2005-05-07 H.J. Lu <hongjiu.lu@intel.com>
613 * d10v-dis.c (dis_2_short): Support 64bit host.
615 2005-05-07 Nick Clifton <nickc@redhat.com>
617 * po/nl.po: Updated translation.
619 2005-05-07 Nick Clifton <nickc@redhat.com>
621 * Update the address and phone number of the FSF organization in
622 the GPL notices in the following files:
623 a29k-dis.c, aclocal.m4, alpha-dis.c, alpha-opc.c, arc-dis.c,
624 arc-dis.h, arc-ext.c, arc-ext.h, arc-opc.c, arm-dis.c, arm-opc.h,
625 avr-dis.c, cgen-asm.c, cgen-asm.in, cgen-dis.c, cgen-dis.in,
626 cgen-ibld.in, cgen-opc.c, cgen.sh, cris-dis.c, cris-opc.c,
627 crx-dis.c, crx-opc.c, d10v-dis.c, d10v-opc.c, d30v-dis.c,
628 d30v-opc.c, dis-buf.c, dis-init.c, disassemble.c, dlx-dis.c,
629 fr30-asm.c, fr30-desc.c, fr30-desc.h, fr30-dis.c, fr30-ibld.c,
630 fr30-opc.c, fr30-opc.h, frv-asm.c, frv-desc.c, frv-desc.h,
631 frv-dis.c, frv-ibld.c, frv-opc.c, frv-opc.h, h8300-dis.c,
632 h8500-dis.c, h8500-opc.h, hppa-dis.c, i370-dis.c, i370-opc.c,
633 i386-dis.c, i860-dis.c, i960-dis.c, ia64-asmtab.h, ia64-dis.c,
634 ia64-gen.c, ia64-opc-a.c, ia64-opc-b.c, ia64-opc-d.c,
635 ia64-opc-f.c, ia64-opc-i.c, ia64-opc-m.c, ia64-opc-x.c,
636 ia64-opc.c, ia64-opc.h, ip2k-asm.c, ip2k-desc.c, ip2k-desc.h,
637 ip2k-dis.c, ip2k-ibld.c, ip2k-opc.c, ip2k-opc.h, iq2000-asm.c,
638 iq2000-desc.c, iq2000-desc.h, iq2000-dis.c, iq2000-ibld.c,
639 iq2000-opc.c, iq2000-opc.h, m10200-dis.c, m10200-opc.c,
640 m10300-dis.c, m10300-opc.c, m32r-asm.c, m32r-desc.c, m32r-desc.h,
641 m32r-dis.c, m32r-ibld.c, m32r-opc.c, m32r-opc.h, m32r-opinst.c,
642 m68hc11-dis.c, m68hc11-opc.c, m68k-dis.c, m68k-opc.c, m88k-dis.c,
643 maxq-dis.c, mcore-dis.c, mcore-opc.h, mips-dis.c, mips-opc.c,
644 mips16-opc.c, mmix-dis.c, mmix-opc.c, msp430-dis.c, ns32k-dis.c,
645 openrisc-asm.c, openrisc-desc.c, openrisc-desc.h, openrisc-dis.c,
646 openrisc-ibld.c, openrisc-opc.c, openrisc-opc.h, opintl.h,
647 or32-dis.c, or32-opc.c, pdp11-dis.c, pdp11-opc.c, pj-dis.c,
648 pj-opc.c, ppc-dis.c, ppc-opc.c, s390-dis.c, s390-mkopc.c,
649 s390-opc.c, sh-dis.c, sh-opc.h, sh64-dis.c, sh64-opc.c,
650 sh64-opc.h, sparc-dis.c, sparc-opc.c, sysdep.h, tic30-dis.c,
651 tic4x-dis.c, tic54x-dis.c, tic54x-opc.c, tic80-dis.c, tic80-opc.c,
652 v850-dis.c, v850-opc.c, vax-dis.c, w65-dis.c, w65-opc.h,
653 xstormy16-asm.c, xstormy16-desc.c, xstormy16-desc.h,
654 xstormy16-dis.c, xstormy16-ibld.c, xstormy16-opc.c,
655 xstormy16-opc.h, xtensa-dis.c, z8k-dis.c, z8kgen.c
657 2005-05-05 James E Wilson <wilson@specifixinc.com>
659 * ia64-opc.c: Include sysdep.h before libiberty.h.
661 2005-05-05 Nick Clifton <nickc@redhat.com>
663 * configure.in (ALL_LINGUAS): Add vi.
664 * configure: Regenerate.
667 2005-04-26 Jerome Guitton <guitton@gnat.com>
669 * configure.in: Fix the check for basename declaration.
670 * configure: Regenerate.
672 2005-04-19 Alan Modra <amodra@bigpond.net.au>
674 * ppc-opc.c (RTO): Define.
675 (powerpc_opcodes <tlbsx, tlbsx., tlbre>): Combine PPC403 and BOOKE
676 entries to suit PPC440.
678 2005-04-18 Mark Kettenis <kettenis@gnu.org>
680 * i386-dis.c: Insert hyphens into selected VIA PadLock extensions.
683 2005-04-14 Nick Clifton <nickc@redhat.com>
685 * po/fi.po: New translation: Finnish.
686 * configure.in (ALL_LINGUAS): Add fi.
687 * configure: Regenerate.
689 2005-04-14 Alan Modra <amodra@bigpond.net.au>
691 * Makefile.am (NO_WERROR): Define.
692 * configure.in: Invoke AM_BINUTILS_WARNINGS.
693 * Makefile.in: Regenerate.
694 * aclocal.m4: Regenerate.
695 * configure: Regenerate.
697 2005-04-04 Nick Clifton <nickc@redhat.com>
699 * fr30-asm.c: Regenerate.
700 * frv-asm.c: Regenerate.
701 * iq2000-asm.c: Regenerate.
702 * m32r-asm.c: Regenerate.
703 * openrisc-asm.c: Regenerate.
705 2005-04-01 Jan Beulich <jbeulich@novell.com>
707 * i386-dis.c (PNI_Fixup): Neither mwait nor monitor have any
708 visible operands in Intel mode. The first operand of monitor is
711 2005-04-01 Jan Beulich <jbeulich@novell.com>
713 * i386-dis.c (INVLPG_Fixup): Decode rdtscp; change code to allow for
714 easier future additions.
716 2005-03-31 Jerome Guitton <guitton@gnat.com>
718 * configure.in: Check for basename.
719 * configure: Regenerate.
722 2005-03-29 H.J. Lu <hongjiu.lu@intel.com>
724 * i386-dis.c (SEG_Fixup): New.
726 (dis386): Use "Sv" for 0x8c and 0x8e.
728 2005-03-21 Jan-Benedict Glaw <jbglaw@lug-owl.de>
729 Nick Clifton <nickc@redhat.com>
731 * vax-dis.c: (entry_addr): New varible: An array of user supplied
732 function entry mask addresses.
733 (entry_addr_occupied_slots): New variable: The number of occupied
734 elements in entry_addr.
735 (entry_addr_total_slots): New variable: The total number of
736 elements in entry_addr.
737 (parse_disassembler_options): New function. Fills in the entry_addr
739 (free_entry_array): New function. Release the memory used by the
740 entry addr array. Suppressed because there is no way to call it.
741 (is_function_entry): Check if a given address is a function's
742 start address by looking at supplied entry mask addresses and
743 symbol information, if available.
744 (print_insn_vax): Use parse_disassembler_options and is_function_entry.
746 2005-03-23 H.J. Lu <hongjiu.lu@intel.com>
748 * cris-dis.c (print_with_operands): Use ~31L for long instead
751 2005-03-20 H.J. Lu <hongjiu.lu@intel.com>
753 * mmix-opc.c (O): Revert the last change.
756 2005-03-19 H.J. Lu <hongjiu.lu@intel.com>
758 * mmix-opc.c (O): Use 24UL instead of 24 for unsigned long.
761 2005-03-19 Hans-Peter Nilsson <hp@bitrange.com>
763 * mmix-opc.c (O, Z): Force expression as unsigned long.
765 2005-03-18 Nick Clifton <nickc@redhat.com>
767 * ip2k-asm.c: Regenerate.
768 * op/opcodes.pot: Regenerate.
770 2005-03-16 Nick Clifton <nickc@redhat.com>
771 Ben Elliston <bje@au.ibm.com>
773 * configure.in (werror): New switch: Add -Werror to the
774 compiler command line. Enabled by default. Disable via
776 * configure: Regenerate.
778 2005-03-16 Alan Modra <amodra@bigpond.net.au>
780 * ppc-dis.c (powerpc_dialect): Don't set PPC_OPCODE_ALTIVEC when
783 2005-03-15 Alan Modra <amodra@bigpond.net.au>
785 * po/es.po: Commit new Spanish translation.
787 * po/fr.po: Commit new French translation.
789 2005-03-14 Jan-Benedict Glaw <jbglaw@lug-owl.de>
791 * vax-dis.c: Fix spelling error
792 (print_insn_vax): Use ".word 0x0012 # Entry mask: r1 r2 >" instead
793 of just "Entry mask: < r1 ... >"
795 2005-03-12 Zack Weinberg <zack@codesourcery.com>
797 * arm-dis.c (arm_opcodes): Document %E and %V.
798 Add entries for v6T2 ARM instructions:
799 bfc bfi mls strht ldrht ldrsht ldrsbt movw movt rbit ubfx sbfx.
800 (print_insn_arm): Add support for %E and %V.
801 (thumb_opcodes): Add ARMv6K instructions nop, sev, wfe, wfi, yield.
803 2005-03-10 Jeff Baker <jbaker@qnx.com>
804 Alan Modra <amodra@bigpond.net.au>
806 * ppc-opc.c (insert_sprg, extract_sprg): New Functions.
807 (powerpc_operands <SPRG>): Call the above. Bit field is 5 bits.
809 (XSPRG_MASK): Mask off extra bits now part of sprg field.
810 (powerpc_opcodes): Asjust mfsprg and mtsprg to suit new mask. Move
811 mfsprg4..7 after msprg and consolidate.
813 2005-03-09 Jan-Benedict Glaw <jbglaw@lug-owl.de>
815 * vax-dis.c (entry_mask_bit): New array.
816 (print_insn_vax): Decode function entry mask.
818 2005-03-07 Aldy Hernandez <aldyh@redhat.com>
820 * ppc-opc.c (powerpc_opcodes): Fix encoding of efscfd.
822 2005-03-05 Alan Modra <amodra@bigpond.net.au>
824 * po/opcodes.pot: Regenerate.
826 2005-03-03 Ramana Radhakrishnan <ramana.radhakrishnan@codito.com>
828 * arc-dis.c (a4_decoding_class): New enum.
829 (dsmOneArcInst): Use the enum values for the decoding class.
830 Remove redundant case in the switch for decodingClass value 11.
832 2005-03-02 Jan Beulich <jbeulich@novell.com>
834 * i386-dis.c (print_insn): Suppress lock prefix printing for cr8...15
836 (OP_C): Consider lock prefix in non-64-bit modes.
838 2005-02-24 Alan Modra <amodra@bigpond.net.au>
840 * cris-dis.c (format_hex): Remove ineffective warning fix.
841 * crx-dis.c (make_instruction): Warning fix.
842 * frv-asm.c: Regenerate.
844 2005-02-23 Nick Clifton <nickc@redhat.com>
846 * cgen-dis.in: Use bfd_byte for buffers that are passed to
849 * ia64-opc.c (locate_opcode_ent): Initialise opval array.
851 * crx-dis.c (make_instruction): Move argument structure into inner
852 scope and ensure that all of its fields are initialised before
855 * fr30-asm.c: Regenerate.
856 * fr30-dis.c: Regenerate.
857 * frv-asm.c: Regenerate.
858 * frv-dis.c: Regenerate.
859 * ip2k-asm.c: Regenerate.
860 * ip2k-dis.c: Regenerate.
861 * iq2000-asm.c: Regenerate.
862 * iq2000-dis.c: Regenerate.
863 * m32r-asm.c: Regenerate.
864 * m32r-dis.c: Regenerate.
865 * openrisc-asm.c: Regenerate.
866 * openrisc-dis.c: Regenerate.
867 * xstormy16-asm.c: Regenerate.
868 * xstormy16-dis.c: Regenerate.
870 2005-02-22 Alan Modra <amodra@bigpond.net.au>
872 * arc-ext.c: Warning fixes.
873 * arc-ext.h: Likewise.
874 * cgen-opc.c: Likewise.
875 * ia64-gen.c: Likewise.
876 * maxq-dis.c: Likewise.
877 * ns32k-dis.c: Likewise.
878 * w65-dis.c: Likewise.
879 * ia64-asmtab.c: Regenerate.
881 2005-02-22 Alan Modra <amodra@bigpond.net.au>
883 * fr30-desc.c: Regenerate.
884 * fr30-desc.h: Regenerate.
885 * fr30-opc.c: Regenerate.
886 * fr30-opc.h: Regenerate.
887 * frv-desc.c: Regenerate.
888 * frv-desc.h: Regenerate.
889 * frv-opc.c: Regenerate.
890 * frv-opc.h: Regenerate.
891 * ip2k-desc.c: Regenerate.
892 * ip2k-desc.h: Regenerate.
893 * ip2k-opc.c: Regenerate.
894 * ip2k-opc.h: Regenerate.
895 * iq2000-desc.c: Regenerate.
896 * iq2000-desc.h: Regenerate.
897 * iq2000-opc.c: Regenerate.
898 * iq2000-opc.h: Regenerate.
899 * m32r-desc.c: Regenerate.
900 * m32r-desc.h: Regenerate.
901 * m32r-opc.c: Regenerate.
902 * m32r-opc.h: Regenerate.
903 * m32r-opinst.c: Regenerate.
904 * openrisc-desc.c: Regenerate.
905 * openrisc-desc.h: Regenerate.
906 * openrisc-opc.c: Regenerate.
907 * openrisc-opc.h: Regenerate.
908 * xstormy16-desc.c: Regenerate.
909 * xstormy16-desc.h: Regenerate.
910 * xstormy16-opc.c: Regenerate.
911 * xstormy16-opc.h: Regenerate.
913 2005-02-21 Alan Modra <amodra@bigpond.net.au>
915 * Makefile.am: Run "make dep-am"
916 * Makefile.in: Regenerate.
918 2005-02-15 Nick Clifton <nickc@redhat.com>
920 * cgen-dis.in (print_address): Add an ATTRIBUTE_UNUSED to prevent
921 compile time warnings.
922 (print_keyword): Likewise.
923 (default_print_insn): Likewise.
925 * fr30-desc.c: Regenerated.
926 * fr30-desc.h: Regenerated.
927 * fr30-dis.c: Regenerated.
928 * fr30-opc.c: Regenerated.
929 * fr30-opc.h: Regenerated.
930 * frv-desc.c: Regenerated.
931 * frv-dis.c: Regenerated.
932 * frv-opc.c: Regenerated.
933 * ip2k-asm.c: Regenerated.
934 * ip2k-desc.c: Regenerated.
935 * ip2k-desc.h: Regenerated.
936 * ip2k-dis.c: Regenerated.
937 * ip2k-opc.c: Regenerated.
938 * ip2k-opc.h: Regenerated.
939 * iq2000-desc.c: Regenerated.
940 * iq2000-dis.c: Regenerated.
941 * iq2000-opc.c: Regenerated.
942 * m32r-asm.c: Regenerated.
943 * m32r-desc.c: Regenerated.
944 * m32r-desc.h: Regenerated.
945 * m32r-dis.c: Regenerated.
946 * m32r-opc.c: Regenerated.
947 * m32r-opc.h: Regenerated.
948 * m32r-opinst.c: Regenerated.
949 * openrisc-desc.c: Regenerated.
950 * openrisc-desc.h: Regenerated.
951 * openrisc-dis.c: Regenerated.
952 * openrisc-opc.c: Regenerated.
953 * openrisc-opc.h: Regenerated.
954 * xstormy16-desc.c: Regenerated.
955 * xstormy16-desc.h: Regenerated.
956 * xstormy16-dis.c: Regenerated.
957 * xstormy16-opc.c: Regenerated.
958 * xstormy16-opc.h: Regenerated.
960 2005-02-14 H.J. Lu <hongjiu.lu@intel.com>
962 * dis-buf.c (perror_memory): Use sprintf_vma to print out
965 2005-02-11 Nick Clifton <nickc@redhat.com>
967 * iq2000-asm.c: Regenerate.
969 * frv-dis.c: Regenerate.
971 2005-02-07 Jim Blandy <jimb@redhat.com>
973 * Makefile.am (CGEN): Load guile.scm before calling the main
975 * Makefile.in: Regenerated.
976 * cgen.sh: Be prepared for the 'cgen' argument to contain spaces.
977 Simply pass the cgen-opc.scm path to ${cgen} as its first
978 argument; ${cgen} itself now contains the '-s', or whatever is
979 appropriate for the Scheme being used.
981 2005-01-31 Andrew Cagney <cagney@gnu.org>
983 * configure: Regenerate to track ../gettext.m4.
985 2005-01-31 Jan Beulich <jbeulich@novell.com>
987 * ia64-gen.c (NELEMS): Define.
988 (shrink): Generate alias with missing second predicate register when
989 opcode has two outputs and these are both predicates.
990 * ia64-opc-i.c (FULL17): Define.
991 (ia64_opcodes_i): Add mov-to-pr alias without second input. Use FULL17
992 here to generate output template.
993 (TBITCM, TNATCM): Undefine after use.
994 * ia64-opc-m.c (ia64_opcodes_i): Add alloc alias without ar.pfs as
995 first input. Add ld16 aliases without ar.csd as second output. Add
996 st16 aliases without ar.csd as second input. Add cmpxchg aliases
997 without ar.ccv as third input. Add cmp8xchg16 aliases without ar.csd/
998 ar.ccv as third/fourth inputs. Consolidate through...
999 (CMPXCHG_acq, CMPXCHG_rel, CMPXCHG_1, CMPXCHG_2, CMPXCHG_4, CMPXCHG_8,
1000 CMPXCHGn, CMP8XCHG16, CMPXCHG_ALL): Define.
1001 * ia64-asmtab.c: Regenerate.
1003 2005-01-27 Andrew Cagney <cagney@gnu.org>
1005 * configure: Regenerate to track ../gettext.m4 change.
1007 2005-01-25 Alexandre Oliva <aoliva@redhat.com>
1009 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
1010 * frv-asm.c: Rebuilt.
1011 * frv-desc.c: Rebuilt.
1012 * frv-desc.h: Rebuilt.
1013 * frv-dis.c: Rebuilt.
1014 * frv-ibld.c: Rebuilt.
1015 * frv-opc.c: Rebuilt.
1016 * frv-opc.h: Rebuilt.
1018 2005-01-24 Andrew Cagney <cagney@gnu.org>
1020 * configure: Regenerate, ../gettext.m4 was updated.
1022 2005-01-21 Fred Fish <fnf@specifixinc.com>
1024 * mips-opc.c: Change INSN_ALIAS to INSN2_ALIAS.
1025 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
1026 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
1027 * mips-dis.c: Ditto.
1029 2005-01-20 Alan Modra <amodra@bigpond.net.au>
1031 * ppc-opc.c (powerpc_opcodes): Add optional 'l' arg to tlbiel.
1033 2005-01-19 Fred Fish <fnf@specifixinc.com>
1035 * mips-dis.c (no_aliases): New disassembly option flag.
1036 (set_default_mips_dis_options): Init no_aliases to zero.
1037 (parse_mips_dis_option): Handle no-aliases option.
1038 (print_insn_mips): Ignore table entries that are aliases
1039 if no_aliases is set.
1040 (print_insn_mips16): Ditto.
1041 * mips-opc.c (mips_builtin_opcodes): Add initializer column for
1042 new pinfo2 member and add INSN_ALIAS initializers as needed. Also
1043 move WR_MACC and RD_MACC initializers from pinfo to pinfo2.
1044 * mips16-opc.c (mips16_opcodes): Ditto.
1046 2005-01-17 Andrew Stubbs <andrew.stubbs@st.com>
1048 * sh-opc.h (arch_sh2a_or_sh3e,arch_sh2a_or_sh4): Correct definition.
1049 (inheritance diagram): Add missing edge.
1050 (arch_sh1_up): Rename arch_sh_up to match external name to make life
1051 easier for the testsuite.
1052 (arch_sh4_nofp_up): Likewise, rename arch_sh4_nofpu_up.
1053 (arch_sh4a_nofp_up): Likewise, rename arch_sh4a_nofpu_up.
1054 (arch_sh2a_nofpu_or_sh4_nommu_nofpu_up): Add missing
1055 arch_sh2a_or_sh4_up child.
1056 (sh_table): Do renaming as above.
1057 Correct comment for ldc.l for gas testsuite to read.
1058 Remove rogue mul.l from sh1 (duplicate of the one for sh2).
1059 Correct comments for movy.w and movy.l for gas testsuite to read.
1060 Correct comments for fmov.d and fmov.s for gas testsuite to read.
1062 2005-01-12 H.J. Lu <hongjiu.lu@intel.com>
1064 * i386-dis.c (OP_E): Don't ignore scale in SIB for 64 bit mode.
1066 2005-01-12 H.J. Lu <hongjiu.lu@intel.com>
1068 * i386-dis.c (OP_E): Ignore scale when index == 0x4 in SIB.
1070 2005-01-10 Andreas Schwab <schwab@suse.de>
1072 * disassemble.c (disassemble_init_for_target) <case
1073 bfd_arch_ia64>: Set skip_zeroes to 16.
1074 <case bfd_arch_tic4x>: Set skip_zeroes to 32.
1076 2004-12-23 Tomer Levi <Tomer.Levi@nsc.com>
1078 * crx-opc.c: Mark 'bcop' instruction as RELAXABLE.
1080 2004-12-14 Svein E. Seldal <Svein.Seldal@solidas.com>
1082 * avr-dis.c: Prettyprint. Added printing of symbol names in all
1083 memory references. Convert avr_operand() to C90 formatting.
1085 2004-12-05 Tomer Levi <Tomer.Levi@nsc.com>
1087 * crx-dis.c (print_arg): Use 'info->print_address_func' for address printing.
1089 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
1091 * crx-opc.c (crx_optab): Mark all rbase_disps* operands as signed.
1092 (no_op_insn): Initialize array with instructions that have no
1094 * crx-dis.c (make_instruction): Get rid of COP_BRANCH_INS operand swapping.
1096 2004-11-29 Richard Earnshaw <rearnsha@arm.com>
1098 * arm-dis.c: Correct top-level comment.
1100 2004-11-27 Richard Earnshaw <rearnsha@arm.com>
1102 * arm-opc.h (arm_opcode, thumb_opcode): Add extra field for the
1103 architecuture defining the insn.
1104 (arm_opcodes, thumb_opcodes): Delete. Move to ...
1105 * arm-dis.c (arm_opcodes, thumb_opcodes): Here. Add architecutre
1107 Also include opcode/arm.h.
1108 * Makefile.am (arm-dis.lo): Update dependency list.
1109 * Makefile.in: Regenerate.
1111 2004-11-22 Ravi Ramaseshan <ravi.ramaseshan@codito.com>
1113 * opcode/arc-opc.c (insert_base): Modify ls_operand[LS_OFFSET] to
1114 reflect the change to the short immediate syntax.
1116 2004-11-19 Alan Modra <amodra@bigpond.net.au>
1118 * or32-opc.c (debug): Warning fix.
1119 * po/POTFILES.in: Regenerate.
1121 * maxq-dis.c: Formatting.
1122 (print_insn): Warning fix.
1124 2004-11-17 Daniel Jacobowitz <dan@codesourcery.com>
1126 * arm-dis.c (WORD_ADDRESS): Define.
1127 (print_insn): Use it. Correct big-endian end-of-section handling.
1129 2004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
1130 Vineet Sharma <vineets@noida.hcltech.com>
1132 * maxq-dis.c: New file.
1133 * disassemble.c (ARCH_maxq): Define.
1134 (disassembler): Add 'print_insn_maxq_little' for handling maxq
1136 * configure.in: Add case for bfd_maxq_arch.
1137 * configure: Regenerate.
1138 * Makefile.am: Add support for maxq-dis.c
1139 * Makefile.in: Regenerate.
1140 * aclocal.m4: Regenerate.
1142 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
1144 * crx-opc.c (crx_optab): Rename 'arg_icr' to 'arg_idxr' for Index register
1146 * crx-dis.c: Likewise.
1148 2004-11-04 Hans-Peter Nilsson <hp@axis.com>
1150 Generally, handle CRISv32.
1151 * cris-dis.c (TRACE_CASE): Define as (disdata->trace_case).
1152 (struct cris_disasm_data): New type.
1153 (format_reg, format_hex, cris_constraint, print_flags)
1154 (get_opcode_entry): Add struct cris_disasm_data * parameter. All
1156 (format_sup_reg, print_insn_crisv32_with_register_prefix)
1157 (print_insn_crisv32_without_register_prefix)
1158 (print_insn_crisv10_v32_with_register_prefix)
1159 (print_insn_crisv10_v32_without_register_prefix)
1160 (cris_parse_disassembler_options): New functions.
1161 (bytes_to_skip, cris_spec_reg): Add enum cris_disass_family
1162 parameter. All callers changed.
1163 (get_opcode_entry): Call malloc, not xmalloc. Return NULL on
1165 (cris_constraint) <case 'Y', 'U'>: New cases.
1166 (bytes_to_skip): Handle 'Y' and 'N' as 's'. Skip size is 4 bytes
1168 (print_with_operands) <case 'Y'>: New case.
1169 (print_with_operands) <case 'T', 'A', '[', ']', 'd', 'n', 'u'>
1170 <case 'N', 'Y', 'Q'>: New cases.
1171 (print_insn_cris_generic): Emit "bcc ." for zero and CRISv32.
1172 (print_insn_cris_with_register_prefix)
1173 (print_insn_cris_without_register_prefix): Call
1174 cris_parse_disassembler_options.
1175 * cris-opc.c (cris_spec_regs): Mention that this table isn't used
1176 for CRISv32 and the size of immediate operands. New v32-only
1177 entries for bz, pid, srs, wz, exs, eda, dz, ebp, erp, nrp, ccs and
1178 spc. Add v32-only 4-byte entries for p2, p3, p5 and p6. Change
1179 ccr, ibr, irp to be v0..v10. Change bar, dccr to be v8..v10.
1180 Change brp to be v3..v10.
1181 (cris_support_regs): New vector.
1182 (cris_opcodes): Update head comment. New format characters '[',
1183 ']', space, 'A', 'd', 'N', 'n', 'Q', 'T', 'u', 'U', 'Y'.
1184 Add new opcodes for v32 and adjust existing opcodes to accommodate
1185 differences to earlier variants.
1186 (cris_cond15s): New vector.
1188 2004-11-04 Jan Beulich <jbeulich@novell.com>
1190 * i386-dis.c (Eq, Edqw, indirEp, Gdq, I1): Define.
1192 (Mp): Use f_mode rather than none at all.
1193 (t_mode, dq_mode, dqw_mode, f_mode, const_1_mode): Define. t_mode
1194 replaces what previously was x_mode; x_mode now means 128-bit SSE
1196 (dis386): Make far jumps and calls have an 'l' prefix only in AT&T
1197 mode. movmskpX's, pextrw's, and pmovmskb's first operands are Gdq.
1198 pinsrw's second operand is Edqw.
1199 (grps): 1-bit shifts' and rotates' second operands are I1. cmpxchg8b's
1200 operand is Eq. movntq's and movntdq's first operands are EM. s[gi]dt,
1201 fldenv, frstor, fsave, fstenv all should also have suffixes in Intel
1202 mode when an operand size override is present or always suffixing.
1203 More instructions will need to be added to this group.
1204 (putop): Handle new macro chars 'C' (short/long suffix selector),
1205 'I' (Intel mode override for following macro char), and 'J' (for
1206 adding the 'l' prefix to far branches in AT&T mode). When an
1207 alternative was specified in the template, honor macro character when
1208 specified for Intel mode.
1209 (OP_E): Handle new *_mode values. Correct pointer specifications for
1210 memory operands. Consolidate output of index register.
1211 (OP_G): Handle new *_mode values.
1212 (OP_I): Handle const_1_mode.
1213 (OP_ESreg, OP_DSreg): Generate pointer specifications. Indicate
1214 respective opcode prefix bits have been consumed.
1215 (OP_EM, OP_EX): Provide some default handling for generating pointer
1218 2004-10-28 Tomer Levi <Tomer.Levi@nsc.com>
1220 * crx-opc.c (REV_COP_INST): New macro, reverse operand order of
1223 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
1225 * crx-dis.c (enum REG_ARG_TYPE): New, replacing COP_ARG_TYPE.
1226 (getregliststring): Support HI/LO and user registers.
1227 * crx-opc.c (crx_instruction): Update data structure according to the
1228 rearrangement done in CRX opcode header file.
1229 (crx_regtab): Likewise.
1230 (crx_optab): Likewise.
1231 (crx_instruction): Reorder load/stor instructions, remove unsupported
1233 support new Co-Processor instruction 'cpi'.
1235 2004-10-27 Nick Clifton <nickc@redhat.com>
1237 * opcodes/iq2000-asm.c: Regenerate.
1238 * opcodes/iq2000-desc.c: Regenerate.
1239 * opcodes/iq2000-desc.h: Regenerate.
1240 * opcodes/iq2000-dis.c: Regenerate.
1241 * opcodes/iq2000-ibld.c: Regenerate.
1242 * opcodes/iq2000-opc.c: Regenerate.
1243 * opcodes/iq2000-opc.h: Regenerate.
1245 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
1247 * crx-opc.c (crx_instruction): Replace i3, i4, i5 with us3,
1248 us4, us5 (respectively).
1249 Remove unsupported 'popa' instruction.
1250 Reverse operands order in store co-processor instructions.
1252 2004-10-15 Alan Modra <amodra@bigpond.net.au>
1254 * Makefile.am: Run "make dep-am"
1255 * Makefile.in: Regenerate.
1257 2004-10-12 Bob Wilson <bob.wilson@acm.org>
1259 * xtensa-dis.c: Use ISO C90 formatting.
1261 2004-10-09 Alan Modra <amodra@bigpond.net.au>
1263 * ppc-opc.c: Revert 2004-09-09 change.
1265 2004-10-07 Bob Wilson <bob.wilson@acm.org>
1267 * xtensa-dis.c (state_names): Delete.
1268 (fetch_data): Use xtensa_isa_maxlength.
1269 (print_xtensa_operand): Replace operand parameter with opcode/operand
1270 pair. Remove print_sr_name parameter. Use new xtensa-isa.h functions.
1271 (print_insn_xtensa): Use new xtensa-isa.h functions. Handle multislot
1272 instruction bundles. Use xmalloc instead of malloc.
1274 2004-10-07 David Gibson <david@gibson.dropbear.id.au>
1276 * ppc-opc.c: Replace literal "0"s with NULLs in pointer
1279 2004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
1281 * crx-opc.c (crx_instruction): Support Co-processor insns.
1282 * crx-dis.c (COP_ARG_TYPE): New enum for CO-Processor arguments.
1283 (getregliststring): Change function to use the above enum.
1284 (print_arg): Handle CO-Processor insns.
1285 (crx_cinvs): Add 'b' option to invalidate the branch-target
1288 2004-10-06 Aldy Hernandez <aldyh@redhat.com>
1290 * ppc-opc.c (powerpc_opcodes): Add efscfd, efdabs, efdnabs,
1291 efdneg, efdadd, efdsub, efdmul, efddiv, efdcmpgt, efdcmplt,
1292 efdcmpeq, efdtstgt, efdtstlt, efdtsteq, efdcfsi, efdcfsid,
1293 efdcfui, efdcfuid, efdcfsf, efdcfuf, efdctsi, efdctsidz, efdctsiz,
1294 efdctui, efdctuidz, efdctuiz, efdctsf, efdctuf, efdctuf, efdcfs.
1296 2004-10-01 Bill Farmer <Bill@the-farmers.freeserve.co.uk>
1298 * pdp11-dis.c (print_insn_pdp11): Subtract the SOB's displacement
1301 2004-09-30 Paul Brook <paul@codesourcery.com>
1303 * arm-dis.c (print_insn_arm): Handle 'e' for SMI instruction.
1304 * arm-opc.h: Document %e. Add ARMv6ZK instructions.
1306 2004-09-17 H.J. Lu <hongjiu.lu@intel.com>
1308 * Makefile.am (AUTOMAKE_OPTIONS): Require 1.9.
1309 (CONFIG_STATUS_DEPENDENCIES): New.
1310 (Makefile): Removed.
1311 (config.status): Likewise.
1312 * Makefile.in: Regenerated.
1314 2004-09-17 Alan Modra <amodra@bigpond.net.au>
1316 * Makefile.am: Run "make dep-am".
1317 * Makefile.in: Regenerate.
1318 * aclocal.m4: Regenerate.
1319 * configure: Regenerate.
1320 * po/POTFILES.in: Regenerate.
1321 * po/opcodes.pot: Regenerate.
1323 2004-09-11 Andreas Schwab <schwab@suse.de>
1325 * configure: Rebuild.
1327 2004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
1329 * ppc-opc.c (L): Make this field not optional.
1331 2004-09-03 Tomer Levi <Tomer.Levi@nsc.com>
1333 * opc-crx.c: Rename 'popma' to 'popa', remove 'pushma'.
1334 Fix parameter to 'm[t|f]csr' insns.
1336 2004-08-30 Nathanael Nerode <neroden@gcc.gnu.org>
1338 * configure.in: Autoupdate to autoconf 2.59.
1339 * aclocal.m4: Rebuild with aclocal 1.4p6.
1340 * configure: Rebuild with autoconf 2.59.
1341 * Makefile.in: Rebuild with automake 1.4p6 (picking up
1342 bfd changes for autoconf 2.59 on the way).
1343 * config.in: Rebuild with autoheader 2.59.
1345 2004-08-27 Richard Sandiford <rsandifo@redhat.com>
1347 * frv-desc.[ch], frv-opc.[ch]: Regenerated.
1349 2004-07-30 Michal Ludvig <mludvig@suse.cz>
1351 * i386-dis.c (GRPPADLCK): Renamed to GRPPADLCK1
1352 (GRPPADLCK2): New define.
1353 (twobyte_has_modrm): True for 0xA6.
1354 (grps): GRPPADLCK2 for opcode 0xA6.
1356 2004-07-29 Alexandre Oliva <aoliva@redhat.com>
1358 Introduce SH2a support.
1359 * sh-opc.h (arch_sh2a_base): Renumber.
1360 (arch_sh2a_nofpu_base): Remove.
1361 (arch_sh_base_mask): Adjust.
1362 (arch_opann_mask): New.
1363 (arch_sh2a, arch_sh2a_nofpu): Adjust.
1364 (arch_sh2a_up, arch_sh2a_nofpu_up): Likewise.
1365 (sh_table): Adjust whitespace.
1366 2004-02-24 Corinna Vinschen <vinschen@redhat.com>
1367 * sh-opc.h (arch_sh2a_nofpu_up): New. Use instead of arch_sh2a_up in
1368 instruction list throughout.
1369 (arch_sh2a_up): Redefine to include fpu instruction set. Use instead
1370 of arch_sh2a in instruction list throughout.
1371 (arch_sh2e_up): Accomodate above changes.
1372 (arch_sh2_up): Ditto.
1373 2004-02-20 Corinna Vinschen <vinschen@redhat.com>
1374 * sh-opc.h: Add arch_sh2a_nofpu to arch_sh2_up.
1375 2004-02-18 Corinna Vinschen <vinschen@redhat.com>
1376 * sh-dis.c (print_insn_sh): Add bfd_mach_sh2a_nofpu handling.
1377 * sh-opc.h (arch_sh2a_nofpu): New.
1378 (arch_sh2a_up): New, defines sh2a and sh2a_nofpu.
1379 (sh_table): Change all arch_sh2a to arch_sh2a_up unless FPU
1381 2004-01-20 DJ Delorie <dj@redhat.com>
1382 * sh-dis.c (print_insn_sh): SH2A does not have 'X' fp regs.
1383 2003-12-29 DJ Delorie <dj@redhat.com>
1384 * sh-opc.c (sh_nibble_type, sh_arg_type, arch_2a, arch_2e_up,
1385 sh_opcode_info, sh_table): Add sh2a support.
1386 (arch_op32): New, to tag 32-bit opcodes.
1387 * sh-dis.c (print_insn_sh): Support sh2a opcodes.
1388 2003-12-02 Michael Snyder <msnyder@redhat.com>
1389 * sh-opc.h (arch_sh2a): Add.
1390 * sh-dis.c (arch_sh2a): Handle.
1391 * sh-opc.h (arch_sh2_up): Fix up to include arch_sh2a.
1393 2004-07-27 Tomer Levi <Tomer.Levi@nsc.com>
1395 * crx-opc.c: Add popx,pushx insns. Indent code, fix comments.
1397 2004-07-22 Nick Clifton <nickc@redhat.com>
1400 * h8300-dis.c (bfd_h8_disassemble): Do not dump raw bytes for the
1401 insns - this is done by objdump itself.
1402 * h8500-dis.c (print_insn_h8500): Likewise.
1404 2004-07-21 Jan Beulich <jbeulich@novell.com>
1406 * i386-dis.c (OP_E): Show rip-relative addressing in 64-bit mode
1407 regardless of address size prefix in effect.
1408 (ptr_reg): Size or address registers does not depend on rex64, but
1409 on the presence of an address size override.
1410 (OP_MMX): Use rex.x only for xmm registers.
1411 (OP_EM): Use rex.z only for xmm registers.
1413 2004-07-20 Maciej W. Rozycki <macro@linux-mips.org>
1415 * mips-opc.c (mips_builtin_opcodes): Move coprocessor 2
1416 move/branch operations to the bottom so that VR5400 multimedia
1417 instructions take precedence in disassembly.
1419 2004-07-20 Maciej W. Rozycki <macro@linux-mips.org>
1421 * mips-opc.c (mips_builtin_opcodes): Remove the MIPS32
1422 ISA-specific "break" encoding.
1424 2004-07-13 Elvis Chiang <elvisfb@gmail.com>
1426 * arm-opc.h: Fix typo in comment.
1428 2004-07-11 Andreas Schwab <schwab@suse.de>
1430 * m68k-dis.c (m68k_valid_ea): Fix typos in last change.
1432 2004-07-09 Andreas Schwab <schwab@suse.de>
1434 * m68k-dis.c (m68k_valid_ea): Check validity of all codes.
1436 2004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
1438 * Makefile.am (CFILES): Add crx-dis.c, crx-opc.c.
1439 (ALL_MACHINES): Add crx-dis.lo, crx-opc.lo.
1440 (crx-dis.lo): New target.
1441 (crx-opc.lo): Likewise.
1442 * Makefile.in: Regenerate.
1443 * configure.in: Handle bfd_crx_arch.
1444 * configure: Regenerate.
1445 * crx-dis.c: New file.
1446 * crx-opc.c: New file.
1447 * disassemble.c (ARCH_crx): Define.
1448 (disassembler): Handle ARCH_crx.
1450 2004-06-29 James E Wilson <wilson@specifixinc.com>
1452 * ia64-opc-a.c (ia64_opcodes_a): Delete mov immediate pseudo for adds.
1453 * ia64-asmtab.c: Regnerate.
1455 2004-06-28 Alan Modra <amodra@bigpond.net.au>
1457 * ppc-opc.c (insert_fxm): Handle mfocrf and mtocrf.
1458 (extract_fxm): Don't test dialect.
1459 (XFXFXM_MASK): Include the power4 bit.
1460 (XFXM): Add p4 param.
1461 (powerpc_opcodes): Add mfocrf and mtocrf. Adjust mtcr.
1463 2004-06-27 Alexandre Oliva <aoliva@redhat.com>
1465 2003-07-21 Richard Sandiford <rsandifo@redhat.com>
1466 * disassemble.c (disassembler): Handle bfd_mach_h8300sxn.
1468 2004-06-26 Alan Modra <amodra@bigpond.net.au>
1470 * ppc-opc.c (BH, XLBH_MASK): Define.
1471 (powerpc_opcodes): Allow BH field on bclr, bclrl, bcctr, bcctrl.
1473 2004-06-24 Alan Modra <amodra@bigpond.net.au>
1475 * i386-dis.c (x_mode): Comment.
1476 (two_source_ops): File scope.
1477 (float_mem): Correct fisttpll and fistpll.
1478 (float_mem_mode): New table.
1480 (OP_E): Correct intel mode PTR output.
1481 (ptr_reg): Use open_char and close_char.
1482 (PNI_Fixup): Handle possible suffix on sidt. Use op1out etc. for
1483 operands. Set two_source_ops.
1485 2004-06-15 Alan Modra <amodra@bigpond.net.au>
1487 * arc-ext.c (build_ARC_extmap): Use bfd_get_section_size
1488 instead of _raw_size.
1490 2004-06-08 Jakub Jelinek <jakub@redhat.com>
1492 * ia64-gen.c (in_iclass): Handle more postinc st
1494 * ia64-asmtab.c: Rebuilt.
1496 2004-06-01 Martin Schwidefsky <schwidefsky@de.ibm.com>
1498 * s390-opc.txt: Correct architecture mask for some opcodes.
1499 lrv, lrvh, strv, ml, dl, alc, slb rll and mvclu are available
1500 in the esa mode as well.
1502 2004-05-28 Andrew Stubbs <andrew.stubbs@superh.com>
1504 * sh-dis.c (target_arch): Make unsigned.
1505 (print_insn_sh): Replace (most of) switch with a call to
1506 sh_get_arch_from_bfd_mach(). Also use new architecture flags system.
1507 * sh-opc.h: Redefine architecture flags values.
1508 Add sh3-nommu architecture.
1509 Reorganise <arch>_up macros so they make more visual sense.
1510 (SH_MERGE_ARCH_SET): Define new macro.
1511 (SH_VALID_BASE_ARCH_SET): Likewise.
1512 (SH_VALID_MMU_ARCH_SET): Likewise.
1513 (SH_VALID_CO_ARCH_SET): Likewise.
1514 (SH_VALID_ARCH_SET): Likewise.
1515 (SH_MERGE_ARCH_SET_VALID): Likewise.
1516 (SH_ARCH_SET_HAS_FPU): Likewise.
1517 (SH_ARCH_SET_HAS_DSP): Likewise.
1518 (SH_ARCH_UNKNOWN_ARCH): Likewise.
1519 (sh_get_arch_from_bfd_mach): Add prototype.
1520 (sh_get_arch_up_from_bfd_mach): Likewise.
1521 (sh_get_bfd_mach_from_arch_set): Likewise.
1522 (sh_merge_bfd_arc): Likewise.
1524 2004-05-24 Peter Barada <peter@the-baradas.com>
1526 * m68k-dis.c(print_insn_m68k): Strip body of diassembly out
1527 into new match_insn_m68k function. Loop over canidate
1528 matches and select first that completely matches.
1529 * m68k-dis.c(print_insn_arg): Fix 'g' case to only extract 1 bit.
1530 * m68k-dis.c(print_insn_arg): Call new function m68k_valid_ea
1531 to verify addressing for MAC/EMAC.
1532 * m68k-dis.c(print_insn_arg): Use reg_half_names for MAC/EMAC
1533 reigster halves since 'fpu' and 'spl' look misleading.
1534 * m68k-dis.c(fetch_arg): Fix 'G', 'H', 'I', 'f', 'M', 'N' cases.
1535 * m68k-opc.c: Rearragne mac/emac cases to use longest for
1536 first, tighten up match masks.
1537 * m68k-opc.c: Add 'size' field to struct m68k_opcode. Produce
1538 'size' from special case code in print_insn_m68k to
1539 determine decode size of insns.
1541 2004-05-19 Alan Modra <amodra@bigpond.net.au>
1543 * ppc-opc.c (insert_fxm): Enable two operand mfcr when -many as
1544 well as when -mpower4.
1546 2004-05-13 Nick Clifton <nickc@redhat.com>
1548 * po/fr.po: Updated French translation.
1550 2004-05-05 Peter Barada <peter@the-baradas.com>
1552 * m68k-dis.c(print_insn_m68k): Add new chips, use core
1553 variants in arch_mask. Only set m68881/68851 for 68k chips.
1554 * m68k-op.c: Switch from ColdFire chips to core variants.
1556 2004-05-05 Alan Modra <amodra@bigpond.net.au>
1559 * ppc-opc.c (PPCVEC): Remove PPC_OPCODE_PPC.
1561 2004-04-29 Ben Elliston <bje@au.ibm.com>
1563 * ppc-opc.c (XCMPL): Renmame to XOPL. Update users.
1564 (powerpc_opcodes): Add "dbczl" instruction for PPC970.
1566 2004-04-22 Kaz Kojima <kkojima@rr.iij4u.or.jp>
1568 * sh-dis.c (print_insn_sh): Print the value in constant pool
1569 as a symbol if it looks like a symbol.
1571 2004-04-22 Peter Barada <peter@the-baradas.com>
1573 * m68k-dis.c(print_insn_m68k): Set mfcmac/mcfemac on
1574 appropriate ColdFire architectures.
1575 (print_insn_m68k): Handle EMAC, MAC/EMAC scalefactor, and MAC/EMAC
1577 Add EMAC instructions, fix MAC instructions. Remove
1578 macmw/macml/msacmw/msacml instructions since mask addressing now
1581 2004-04-20 Jakub Jelinek <jakub@redhat.com>
1583 * sparc-opc.c (fmoviccx, fmovfccx, fmovccx): Define.
1584 (fmovicc, fmovfcc, fmovcc): Remove fpsize argument, change opcode to
1585 suffix. Use fmov*x macros, create all 3 fpsize variants in one
1586 macro. Adjust all users.
1588 2004-04-15 Anil Paranjpe <anilp1@kpitcummins.com>
1590 * h8300-dis.c (bfd_h8_disassemble) : Treat "adds" & "subs"
1593 2004-03-30 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
1595 * m32r-asm.c: Regenerate.
1597 2004-03-29 Stan Shebs <shebs@apple.com>
1599 * mpw-config.in, mpw-make.sed: Remove MPW support files, no longer
1602 2004-03-19 Alan Modra <amodra@bigpond.net.au>
1604 * aclocal.m4: Regenerate.
1605 * config.in: Regenerate.
1606 * configure: Regenerate.
1607 * po/POTFILES.in: Regenerate.
1608 * po/opcodes.pot: Regenerate.
1610 2004-03-16 Alan Modra <amodra@bigpond.net.au>
1612 * ppc-dis.c (print_insn_powerpc): Don't print tabs. Handle
1614 * ppc-opc.c (RA0): Define.
1615 (RAQ, RAL, RAM, RAS, RSQ, RTQ, RSO): Use PPC_OPERAND_GPR_0.
1616 (RAOPT): Rename from RAO. Update all uses.
1617 (powerpc_opcodes): Use RA0 as appropriate.
1619 2004-03-15 Aldy Hernandez <aldyh@redhat.com>
1621 * ppc-opc.c (powerpc_opcodes): Add BOOKE versions of mfsprg.
1623 2004-03-15 Alan Modra <amodra@bigpond.net.au>
1625 * sparc-dis.c (print_insn_sparc): Update getword prototype.
1627 2004-03-12 Michal Ludvig <mludvig@suse.cz>
1629 * i386-dis.c (GRPPLOCK): Delete.
1630 (grps): Delete GRPPLOCK entry.
1632 2004-03-12 Alan Modra <amodra@bigpond.net.au>
1634 * i386-dis.c (OP_M, OP_0f0e, OP_0fae, NOP_Fixup): New functions.
1636 (None, PADLOCK_SPECIAL, PADLOCK_0): Delete.
1637 (GRPPADLCK): Define.
1638 (dis386): Use NOP_Fixup on "nop".
1639 (dis386_twobyte): Use GRPPADLCK on opcode 0xa7.
1640 (twobyte_has_modrm): Set for 0xa7.
1641 (padlock_table): Delete. Move to..
1642 (grps): ..here, using OP_0f07. Use OP_Ofae on lfence, mfence
1644 (print_insn): Revert PADLOCK_SPECIAL code.
1645 (OP_E): Delete sfence, lfence, mfence checks.
1647 2004-03-12 Jakub Jelinek <jakub@redhat.com>
1649 * i386-dis.c (grps): Use INVLPG_Fixup instead of OP_E for invlpg.
1650 (INVLPG_Fixup): New function.
1651 (PNI_Fixup): Remove ATTRIBUTE_UNUSED from sizeflag.
1653 2004-03-12 Michal Ludvig <mludvig@suse.cz>
1655 * i386-dis.c (PADLOCK_SPECIAL, PADLOCK_0): New defines.
1656 (dis386_twobyte): Opcode 0xa7 is PADLOCK_0.
1657 (padlock_table): New struct with PadLock instructions.
1658 (print_insn): Handle PADLOCK_SPECIAL.
1660 2004-03-12 Alan Modra <amodra@bigpond.net.au>
1662 * i386-dis.c (grps): Use clflush by default for 0x0fae/7.
1663 (OP_E): Twiddle clflush to sfence here.
1665 2004-03-08 Nick Clifton <nickc@redhat.com>
1667 * po/de.po: Updated German translation.
1669 2003-03-03 Andrew Stubbs <andrew.stubbs@superh.com>
1671 * sh-dis.c (print_insn_sh): Don't disassemble fp instructions in
1672 nofpu mode. Add BFD type bfd_mach_sh4_nommu_nofpu.
1673 * sh-opc.h: Add sh4_nommu_nofpu architecture and adjust instructions
1676 2004-03-01 Richard Sandiford <rsandifo@redhat.com>
1678 * frv-asm.c: Regenerate.
1679 * frv-desc.c: Regenerate.
1680 * frv-desc.h: Regenerate.
1681 * frv-dis.c: Regenerate.
1682 * frv-ibld.c: Regenerate.
1683 * frv-opc.c: Regenerate.
1684 * frv-opc.h: Regenerate.
1686 2004-03-01 Richard Sandiford <rsandifo@redhat.com>
1688 * frv-desc.c, frv-opc.c: Regenerate.
1690 2004-03-01 Richard Sandiford <rsandifo@redhat.com>
1692 * frv-desc.c, frv-opc.c, frv-opc.h: Regenerate.
1694 2004-02-26 Andrew Stubbs <andrew.stubbs@superh.com>
1696 * sh-opc.h: Move fsca and fsrra instructions from sh4a to sh4.
1697 Also correct mistake in the comment.
1699 2004-02-26 Andrew Stubbs <andrew.stubbs@superh.com>
1701 * sh-dis.c (print_insn_sh): Add REG_N_D nibble type to
1702 ensure that double registers have even numbers.
1703 Add REG_N_B01 for nn01 (binary 01) nibble to ensure
1704 that reserved instruction 0xfffd does not decode the same
1706 * sh-opc.h: Add REG_N_D nibble type and use it whereever
1707 REG_N refers to a double register.
1708 Add REG_N_B01 nibble type and use it instead of REG_NM
1710 Adjust the bit patterns in a few comments.
1712 2004-02-25 Aldy Hernandez <aldyh@redhat.com>
1714 * ppc-opc.c (powerpc_opcodes): Change mask for dcbt and dcbtst.
1716 2004-02-20 Aldy Hernandez <aldyh@redhat.com>
1718 * ppc-opc.c (powerpc_opcodes): Move mfmcsrr0 before mfdc_dat.
1720 2004-02-20 Aldy Hernandez <aldyh@redhat.com>
1722 * ppc-opc.c (powerpc_opcodes): Add m*ivor35.
1724 2004-02-20 Aldy Hernandez <aldyh@redhat.com>
1726 * ppc-opc.c (powerpc_opcodes): Add mfivor32, mfivor33, mfivor34,
1727 mtivor32, mtivor33, mtivor34.
1729 2004-02-19 Aldy Hernandez <aldyh@redhat.com>
1731 * ppc-opc.c (powerpc_opcodes): Add mfmcar.
1733 2004-02-10 Petko Manolov <petkan@nucleusys.com>
1735 * arm-opc.h Maverick accumulator register opcode fixes.
1737 2004-02-13 Ben Elliston <bje@wasabisystems.com>
1739 * m32r-dis.c: Regenerate.
1741 2004-01-27 Michael Snyder <msnyder@redhat.com>
1743 * sh-opc.h (sh_table): "fsrra", not "fssra".
1745 2004-01-23 Andrew Over <andrew.over@cs.anu.edu.au>
1747 * sparc-opc.c (fdtox, fstox, fqtox, fxtod, fxtos, fxtoq): Tighten
1750 2004-01-19 Andrew Over <andrew.over@cs.anu.edu.au>
1752 * sparc-opc.c (sparc_opcodes) <f[dsq]tox, fxto[dsq]>: Fix args.
1754 2004-01-19 Alan Modra <amodra@bigpond.net.au>
1756 * i386-dis.c (OP_E): Print scale factor on intel mode sib when not
1757 1. Don't print scale factor on AT&T mode when index missing.
1759 2004-01-16 Alexandre Oliva <aoliva@redhat.com>
1761 * m10300-opc.c (mov): 8- and 24-bit immediates are zero-extended
1762 when loaded into XR registers.
1764 2004-01-14 Richard Sandiford <rsandifo@redhat.com>
1766 * frv-desc.h: Regenerate.
1767 * frv-desc.c: Regenerate.
1768 * frv-opc.c: Regenerate.
1770 2004-01-13 Michael Snyder <msnyder@redhat.com>
1772 * sh-dis.c (print_insn_sh): Allocate 4 bytes for insn.
1774 2004-01-09 Paul Brook <paul@codesourcery.com>
1776 * arm-opc.h (arm_opcodes): Move generic mcrr after known
1779 2004-01-07 Daniel Jacobowitz <drow@mvista.com>
1781 * Makefile.am (libopcodes_la_DEPENDENCIES)
1782 (libopcodes_la_LIBADD): Revert 2003-05-17 change. Add explanatory
1783 comment about the problem.
1784 * Makefile.in: Regenerate.
1786 2004-01-06 Alexandre Oliva <aoliva@redhat.com>
1788 2003-12-19 Alexandre Oliva <aoliva@redhat.com>
1789 * frv-asm.c (parse_ulo16, parse_uhi16, parse_d12): Fix some
1790 cut&paste errors in shifting/truncating numerical operands.
1791 2003-08-04 Alexandre Oliva <aoliva@redhat.com>
1792 * frv-asm.c (parse_ulo16): Parse gotofflo and gotofffuncdesclo.
1793 (parse_uslo16): Likewise.
1794 (parse_uhi16): Parse gotoffhi and gotofffuncdeschi.
1795 (parse_d12): Parse gotoff12 and gotofffuncdesc12.
1796 (parse_s12): Likewise.
1797 2003-08-04 Alexandre Oliva <aoliva@redhat.com>
1798 * frv-asm.c (parse_ulo16): Parse gotlo and gotfuncdesclo.
1799 (parse_uslo16): Likewise.
1800 (parse_uhi16): Parse gothi and gotfuncdeschi.
1801 (parse_d12): Parse got12 and gotfuncdesc12.
1802 (parse_s12): Likewise.
1804 2004-01-02 Albert Bartoszko <albar@nt.kegel.com.pl>
1806 * msp430-dis.c (msp430_doubleoperand): Check for an 'add'
1807 instruction which looks similar to an 'rla' instruction.
1809 For older changes see ChangeLog-0203
1815 version-control: never