1 2015-11-02 Nick Clifton <nickc@redhat.com>
3 * rx-decode.opc (rx_decode_opcode): Decode extra NOP
5 * rx-decode.c: Regenerate.
7 2015-11-02 Nick Clifton <nickc@redhat.com>
9 * rx-decode.opc (rx_disp): If the displacement is zero, set the
10 type to RX_Operand_Zero_Indirect.
11 * rx-decode.c: Regenerate.
12 * rx-dis (print_insn): Handle RX_Operand_Zero_Indirect.
14 2015-10-28 Yao Qi <yao.qi@linaro.org>
16 * aarch64-dis.c (aarch64_decode_insn): Add one argument
17 noaliases_p. Update comments. Pass noaliases_p rather than
18 no_aliases to aarch64_opcode_decode.
19 (print_insn_aarch64_word): Pass no_aliases to
22 2015-10-27 Vinay <Vinay.G@kpit.com>
25 * rl78-decode.opc (MOV): Added offset to DE register in index
27 * rl78-decode.c: Regenerate.
29 2015-10-27 Vinay Kumar <vinay.g@kpit.com>
32 * rl78-decode.opc: Add 's' print operator to instructions that
33 access system registers.
34 * rl78-decode.c: Regenerate.
35 * rl78-dis.c (print_insn_rl78_common): Decode all system
38 2015-10-27 Vinay Kumar <vinay.g@kpit.com>
41 * rl78-decode.opc: Add 'a' print operator to mov instructions
42 using stack pointer plus index addressing.
43 * rl78-decode.c: Regenerate.
45 2015-10-14 Andreas Krebbel <krebbel@linux.vnet.ibm.com>
47 * s390-opc.c: Fix comment.
48 * s390-opc.txt: Change instruction type for troo, trot, trto, and
49 trtt to RRF_U0RER since the second parameter does not need to be a
52 2015-10-08 Nick Clifton <nickc@redhat.com>
54 * arc-dis.c (print_insn_arc): Initiallise insn array.
56 2015-10-07 Yao Qi <yao.qi@linaro.org>
58 * aarch64-dis.c (aarch64_ext_sysins_op): Access field
59 'name' rather than 'template'.
60 * aarch64-opc.c (aarch64_print_operand): Likewise.
62 2015-10-07 Claudiu Zissulescu <claziss@synopsys.com>
64 * arc-dis.c: Revamped file for ARC support
65 * arc-dis.h: Likewise.
66 * arc-ext.c: Likewise.
67 * arc-ext.h: Likewise.
68 * arc-opc.c: Likewise.
69 * arc-fxi.h: New file.
70 * arc-regs.h: Likewise.
71 * arc-tbl.h: Likewise.
73 2015-10-02 Yao Qi <yao.qi@linaro.org>
75 * aarch64-dis.c (disas_aarch64_insn): Remove static. Change
76 argument insn type to aarch64_insn. Rename to ...
77 (aarch64_decode_insn): ... it.
78 (print_insn_aarch64_word): Caller updated.
80 2015-10-02 Yao Qi <yao.qi@linaro.org>
82 * aarch64-dis.c (disas_aarch64_insn): Remove argument PC.
83 (print_insn_aarch64_word): Caller updated.
85 2015-09-29 Dominik Vogt <vogt@linux.vnet.ibm.com>
87 * s390-mkopc.c (main): Parse htm and vx flag.
88 * s390-opc.txt: Mark instructions from the hardware transactional
89 memory and vector facilities with the "htm"/"vx" flag.
91 2015-09-28 Nick Clifton <nickc@redhat.com>
93 * po/de.po: Updated German translation.
95 2015-09-28 Tom Rix <tom@bumblecow.com>
97 * ppc-opc.c (PPC500): Mark some opcodes as invalid
99 2015-09-23 Nick Clifton <nickc@redhat.com>
101 * bfin-dis.c (fmtconst): Remove unnecessary call to the abs
103 * tic30-dis.c (print_branch): Likewise.
104 * cgen-asm.c (cgen_parse_signed_integer): Cast integer to signed
105 value before left shifting.
106 * fr30-ibld.c (fr30_cgen_extract_operand): Likewise.
107 * hppa-dis.c (print_insn_hppa): Likewise.
108 * mips-dis.c (mips_cp0sel_names_mipsr5900): Delete unused static
110 * msp430-dis.c (msp430_singleoperand): Likewise.
111 (msp430_doubleoperand): Likewise.
112 (print_insn_msp430): Likewise.
113 * nds32-asm.c (parse_operand): Likewise.
114 * sh-opc.h (MASK): Likewise.
115 * v850-dis.c (get_operand_value): Likewise.
117 2015-09-22 Nick Clifton <nickc@redhat.com>
119 * rx-decode.opc (bwl): Use RX_Bad_Size.
121 (ubwl): Likewise. Rename to ubw.
122 (uBWL): Rename to uBW.
123 Replace all references to uBWL with uBW.
124 * rx-decode.c: Regenerate.
125 * rx-dis.c (size_names): Add entry for RX_Bad_Size.
126 (opsize_names): Likewise.
127 (print_insn_rx): Detect and report RX_Bad_Size.
129 2015-09-22 Anton Blanchard <anton@samba.org>
131 * ppc-opc.c (powerpc_opcodes): Add mfdscr, mfctrl, mtdscr and mtctrl.
133 2015-08-25 Jose E. Marchesi <jose.marchesi@oracle.com>
135 * sparc-dis.c (print_insn_sparc): Handle the privileged register
138 2015-08-24 Jan Stancek <jstancek@redhat.com>
140 * i386-dis.c (print_insn): Fix decoding of three byte operands.
142 2015-08-21 Alexander Fomin <alexander.fomin@intel.com>
145 * i386-dis.c: Use MOD_TABLE for most of mask instructions.
146 (MOD enum): Add MOD_VEX_W_0_0F41_P_0_LEN_1,
147 MOD_VEX_W_1_0F41_P_0_LEN_1, MOD_VEX_W_0_0F41_P_2_LEN_1,
148 MOD_VEX_W_1_0F41_P_2_LEN_1, MOD_VEX_W_0_0F42_P_0_LEN_1,
149 MOD_VEX_W_1_0F42_P_0_LEN_1, MOD_VEX_W_0_0F42_P_2_LEN_1,
150 MOD_VEX_W_1_0F42_P_2_LEN_1, MOD_VEX_W_0_0F44_P_0_LEN_1,
151 MOD_VEX_W_1_0F44_P_0_LEN_1, MOD_VEX_W_0_0F44_P_2_LEN_1,
152 MOD_VEX_W_1_0F44_P_2_LEN_1, MOD_VEX_W_0_0F45_P_0_LEN_1,
153 MOD_VEX_W_1_0F45_P_0_LEN_1, MOD_VEX_W_0_0F45_P_2_LEN_1,
154 MOD_VEX_W_1_0F45_P_2_LEN_1, MOD_VEX_W_0_0F46_P_0_LEN_1,
155 MOD_VEX_W_1_0F46_P_0_LEN_1, MOD_VEX_W_0_0F46_P_2_LEN_1,
156 MOD_VEX_W_1_0F46_P_2_LEN_1, MOD_VEX_W_0_0F47_P_0_LEN_1,
157 MOD_VEX_W_1_0F47_P_0_LEN_1, MOD_VEX_W_0_0F47_P_2_LEN_1,
158 MOD_VEX_W_1_0F47_P_2_LEN_1, MOD_VEX_W_0_0F4A_P_0_LEN_1,
159 MOD_VEX_W_1_0F4A_P_0_LEN_1, MOD_VEX_W_0_0F4A_P_2_LEN_1,
160 MOD_VEX_W_1_0F4A_P_2_LEN_1, MOD_VEX_W_0_0F4B_P_0_LEN_1,
161 MOD_VEX_W_1_0F4B_P_0_LEN_1, MOD_VEX_W_0_0F4B_P_2_LEN_1,
162 MOD_VEX_W_0_0F91_P_0_LEN_0, MOD_VEX_W_1_0F91_P_0_LEN_0,
163 MOD_VEX_W_0_0F91_P_2_LEN_0, MOD_VEX_W_1_0F91_P_2_LEN_0,
164 MOD_VEX_W_0_0F92_P_0_LEN_0, MOD_VEX_W_0_0F92_P_2_LEN_0,
165 MOD_VEX_W_0_0F92_P_3_LEN_0, MOD_VEX_W_1_0F92_P_3_LEN_0,
166 MOD_VEX_W_0_0F93_P_0_LEN_0, MOD_VEX_W_0_0F93_P_2_LEN_0,
167 MOD_VEX_W_0_0F93_P_3_LEN_0, MOD_VEX_W_1_0F93_P_3_LEN_0,
168 MOD_VEX_W_0_0F98_P_0_LEN_0, MOD_VEX_W_1_0F98_P_0_LEN_0,
169 MOD_VEX_W_0_0F98_P_2_LEN_0, MOD_VEX_W_1_0F98_P_2_LEN_0,
170 MOD_VEX_W_0_0F99_P_0_LEN_0, MOD_VEX_W_1_0F99_P_0_LEN_0,
171 MOD_VEX_W_0_0F99_P_2_LEN_0, MOD_VEX_W_1_0F99_P_2_LEN_0,
172 MOD_VEX_W_0_0F3A30_P_2_LEN_0, MOD_VEX_W_1_0F3A30_P_2_LEN_0,
173 MOD_VEX_W_0_0F3A31_P_2_LEN_0, MOD_VEX_W_1_0F3A31_P_2_LEN_0,
174 MOD_VEX_W_0_0F3A32_P_2_LEN_0, MOD_VEX_W_1_0F3A32_P_2_LEN_0,
175 MOD_VEX_W_0_0F3A33_P_2_LEN_0, MOD_VEX_W_1_0F3A33_P_2_LEN_0.
176 (vex_w_table): Replace terminals with MOD_TABLE entries for
177 most of mask instructions.
179 2015-08-17 Alan Modra <amodra@gmail.com>
181 * cgen.sh: Trim trailing space from cgen output.
182 * ia64-gen.c (print_dependency_table): Don't generate trailing space.
183 (print_dis_table): Likewise.
184 * opc2c.c (dump_lines): Likewise.
185 (orig_filename): Warning fix.
186 * ia64-asmtab.c: Regenerate.
188 2015-08-13 Andre Vieira <andre.simoesdiasvieira@arm.com>
190 * arm-dis.c (print_insn_arm): Disassembling for all targets V6
191 and higher with ARM instruction set will now mark the 26-bit
192 versions of teq,tst,cmn and cmp as UNPREDICTABLE.
193 (arm_opcodes): Fix for unpredictable nop being recognized as a
196 2015-08-12 Simon Dardis <simon.dardis@imgtec.com>
198 * micromips-opc.c (micromips_opcodes): Re-order table so that move
199 based on 'or' is first.
200 * mips-opc.c (mips_builtin_opcodes): Ditto.
202 2015-08-11 Nick Clifton <nickc@redhat.com>
205 * aarch64-tbl.h (aarch64_opcode_table): Fix mask for SIMD EXT
208 2015-08-10 Robert Suchanek <robert.suchanek@imgtec.com>
210 * mips-opc.c (mips_builtin_opcodes): Add "sigrie".
212 2015-08-07 Amit Pawar <Amit.Pawar@amd.com>
214 * i386-gen.c: Remove CpuFMA4 from CPU_ZNVER1_FLAGS.
215 * i386-init.h: Regenerated.
217 2015-07-30 H.J. Lu <hongjiu.lu@intel.com>
220 * i386-dis.c (MOD_0FC3): New.
221 (PREFIX_0FC3): Renamed to ...
222 (PREFIX_MOD_0_0FC3): This.
223 (dis386_twobyte): Replace PREFIX_0FC3 with MOD_0FC3.
224 (prefix_table): Replace Ma with Ev on movntiS.
225 (mod_table): Add MOD_0FC3.
227 2015-07-27 H.J. Lu <hongjiu.lu@intel.com>
229 * configure: Regenerated.
231 2015-07-23 Alan Modra <amodra@gmail.com>
234 * i386-dis.c (get64): Avoid signed integer overflow.
236 2015-07-22 Alexander Fomin <alexander.fomin@intel.com>
239 * i386-dis-evex.h (EVEX_W_0F78_P_2): Replace "EXxmmq" with
240 "EXEvexHalfBcstXmmq" for the second operand.
241 (EVEX_W_0F79_P_2): Likewise.
242 (EVEX_W_0F7A_P_2): Likewise.
243 (EVEX_W_0F7B_P_2): Likewise.
245 2015-07-16 Alessandro Marzocchi <alessandro.marzocchi@gmail.com>
247 * arm-dis.c (print_insn_coprocessor): Added support for quarter
248 float bitfield format.
249 (coprocessor_opcodes): Changed VFP vmov reg,immediate to use new
250 quarter float bitfield format.
252 2015-07-14 H.J. Lu <hongjiu.lu@intel.com>
254 * configure: Regenerated.
256 2015-07-03 Alan Modra <amodra@gmail.com>
258 * ppc-opc.c (PPC750, PPC7450, PPC860): Define using PPC_OPCODE_*.
259 * ppc-dis.c (ppc_opts): Add 821, 850 and 860 entries. Add
260 PPC_OPCODE_7450 to 7450 entry. Add PPC_OPCODE_750 to 750cl entry.
262 2015-07-01 Sandra Loosemore <sandra@codesourcery.com>
263 Cesar Philippidis <cesar@codesourcery.com>
265 * nios2-dis.c (nios2_extract_opcode): New.
266 (nios2_disassembler_state): New.
267 (nios2_find_opcode_hash): Use mach parameter to select correct
269 (nios2_print_insn_arg): Extend to support new R2 argument letters
271 (print_insn_nios2): Check for 16-bit instruction at end of memory.
272 * nios2-opc.c (nios2_builtin_regs): Add R2 register attributes.
273 (NIOS2_NUM_OPCODES): Rename to...
274 (NIOS2_NUM_R1_OPCODES): This.
275 (nios2_r2_opcodes): New.
276 (NIOS2_NUM_R2_OPCODES): New.
277 (nios2_num_r2_opcodes): New.
278 (nios2_r2_asi_n_mappings, nios2_num_r2_asi_n_mappings): New.
279 (nios2_r2_shi_n_mappings, nios2_num_r2_shi_n_mappings): New.
280 (nios2_r2_andi_n_mappings, nios2_num_r2_andi_n_mappings): New.
281 (nios2_r2_reg3_mappings, nios2_num_r2_reg3_mappings): New.
282 (nios2_r2_reg_range_mappings, nios2_num_r2_reg_range_mappings): New.
284 2015-06-30 Amit Pawar <Amit.Pawar@amd.com>
286 * i386-dis.c (OP_Mwaitx): New.
287 (rm_table): Add monitorx/mwaitx.
288 * i386-gen.c (cpu_flag_init): Add CpuMWAITX to CPU_BDVER4_FLAGS
289 and CPU_ZNVER1_FLAGS. Add CPU_MWAITX_FLAGS.
290 (operand_type_init): Add CpuMWAITX.
291 * i386-opc.h (CpuMWAITX): New.
292 (i386_cpu_flags): Add cpumwaitx.
293 * i386-opc.tbl: Add monitorx and mwaitx.
294 * i386-init.h: Regenerated.
295 * i386-tbl.h: Likewise.
297 2015-06-22 Peter Bergner <bergner@vnet.ibm.com>
299 * ppc-opc.c (insert_ls): Test for invalid LS operands.
300 (insert_esync): New function.
301 (LS, WC): Use insert_ls.
302 (ESYNC): Use insert_esync.
304 2015-06-22 Nick Clifton <nickc@redhat.com>
306 * dis-buf.c (buffer_read_memory): Fail is stop_vma is set and the
307 requested region lies beyond it.
308 * bfin-dis.c (print_insn_bfin): Ignore sysop instructions when
309 looking for 32-bit insns.
310 * mcore-dis.c (print_insn_mcore): Disable stop_vma when reading
312 * sh-dis.c (print_insn_sh): Likewise.
313 * tic6x-dis.c (print_insn_tic6x): Disable stop_vma when reading
314 blocks of instructions.
315 * vax-dis.c (print_insn_vax): Check that the requested address
316 does not clash with the stop_vma.
318 2015-06-19 Peter Bergner <bergner@vnet.ibm.com>
320 * ppc-dis.h (skip_optional_operands): Use ppc_optional_operand_value.
321 * ppc-opc.c (FXM4): Add non-zero optional value.
324 (insert_fxm): Handle new default operand value.
325 (extract_fxm): Likewise.
326 (insert_tbr): Likewise.
327 (extract_tbr): Likewise.
329 2015-06-16 Matthew Wahab <matthew.wahab@arm.com>
331 * arch64-opc.c (aarch64_sys_regs): Add "id_mmfr4_el1".
333 2015-06-16 Szabolcs Nagy <szabolcs.nagy@arm.com>
335 * arm-dis.c (print_insn_coprocessor): Avoid negative shift.
337 2015-06-12 Peter Bergner <bergner@vnet.ibm.com>
339 * ppc-opc.c: Add comment accidentally removed by old commit.
342 2015-06-04 Peter Bergner <bergner@vnet.ibm.com>
344 * ppc-opc.c: (powerpc_opcodes) <hwsync>: New extended mnemonic.
346 2015-06-04 Nick Clifton <nickc@redhat.com>
349 * msp430-dis.c (msp430_nooperands): Fix check for emulated insns.
351 2015-06-02 Matthew Wahab <matthew.wahab@arm.com>
353 * arm-dis.c (arm_opcodes): Add "setpan".
354 (thumb_opcodes): Add "setpan".
356 2015-06-02 Matthew Wahab <matthew.wahab@arm.com>
358 * arm-dis.c (select_arm_features): Rework to avoid used of redefined
361 2015-06-02 Matthew Wahab <matthew.wahab@arm.com>
363 * aarch64-tbl.h (aarch64_feature_rdma): New.
365 (aarch64_opcode_table): Add "sqrmlah" and "sqrdmlsh" instructions.
366 * aarch64-asm-2.c: Regenerate.
367 * aarch64-dis-2.c: Regenerate.
368 * aarch64-opc-2.c: Regenerate.
370 2015-06-02 Matthew Wahab <matthew.wahab@arm.com>
372 * aarch64-tbl.h (aarch64_feature_lor): New.
374 (aarch64_opdocde_table): Add "ldlar", "ldlarb", "ldlarh", "stllr",
376 * aarch64-asm-2.c: Regenerate.
377 * aarch64-dis-2.c: Regenerate.
378 * aarch64-opc-2.c: Regenerate.
380 2015-06-01 Matthew Wahab <matthew.wahab@arm.com>
382 * aarch64-opc.c (F_ARCHEXT): New.
383 (aarch64_sys_regs): Add "pan".
384 (aarch64_sys_reg_supported_p): New.
385 (aarch64_pstatefields): Add "pan".
386 (aarch64_pstatefield_supported_p): New.
388 2015-06-01 Jan Beulich <jbeulich@suse.com>
390 * i386-tbl.h: Regenerate.
392 2015-06-01 Jan Beulich <jbeulich@suse.com>
394 * i386-dis.c (print_insn): Swap rounding mode specifier and
395 general purpose register in Intel mode.
397 2015-06-01 Jan Beulich <jbeulich@suse.com>
399 * i386-opc.tbl: New IntelSyntax entries for vcvt{,u}si2s{d,s}.
400 * i386-tbl.h: Regenerate.
402 2015-05-18 H.J. Lu <hongjiu.lu@intel.com>
404 * i386-opc.tbl: Remove Disp32 from AMD64 direct call/jmp.
405 * i386-init.h: Regenerated.
407 2015-05-15 H.J. Lu <hongjiu.lu@intel.com>
410 * i386-dis.c: Add comments for '@'.
411 (x86_64_table): Use '@' on call/jmp for X86_64_E8/X86_64_E9.
412 (enum x86_64_isa): New.
414 (print_i386_disassembler_options): Add amd64 and intel64.
415 (print_insn): Handle amd64 and intel64.
417 (OP_J): Don't ignore the operand size prefix for AMD64 in 64-bit.
418 * i386-gen.c (cpu_flags): Add CpuAMD64 and CpuIntel64.
419 * i386-opc.h (AMD64): New.
420 (CpuIntel64): Likewise.
421 (i386_cpu_flags): Add cpuamd64 and cpuintel64.
422 * i386-opc.tbl: Add direct call/jmp with Disp16|Disp32 for AMD64.
423 Mark direct call/jmp without Disp16|Disp32 as Intel64.
424 * i386-init.h: Regenerated.
425 * i386-tbl.h: Likewise.
427 2015-05-14 Peter Bergner <bergner@vnet.ibm.com>
429 * ppc-opc.c (IH) New define.
430 (powerpc_opcodes) <wait>: Do not enable for POWER7.
431 <tlbie>: Add RS operand for POWER7.
432 <slbia>: Add IH operand for POWER6.
434 2015-05-11 H.J. Lu <hongjiu.lu@intel.com>
436 * opcodes/i386-opc.tbl (call): Remove Disp16|Disp32 from 64-bit
439 * i386-tbl.h: Regenerated.
441 2015-05-11 H.J. Lu <hongjiu.lu@intel.com>
443 * configure.ac: Support bfd_iamcu_arch.
444 * disassemble.c (disassembler): Support bfd_iamcu_arch.
445 * i386-gen.c (cpu_flag_init): Add CPU_IAMCU_FLAGS and
446 CPU_IAMCU_COMPAT_FLAGS.
447 (cpu_flags): Add CpuIAMCU.
448 * i386-opc.h (CpuIAMCU): New.
449 (i386_cpu_flags): Add cpuiamcu.
450 * configure: Regenerated.
451 * i386-init.h: Likewise.
452 * i386-tbl.h: Likewise.
454 2015-05-08 H.J. Lu <hongjiu.lu@intel.com>
457 * i386-dis.c (X86_64_E8): New.
458 (X86_64_E9): Likewise.
459 Update comments on 'T', 'U', 'V'. Add comments for '^'.
460 (dis386): Replace callT/jmpT with X86_64_E8/X86_64_E9.
461 (x86_64_table): Add X86_64_E8 and X86_64_E9.
462 (mod_table): Replace {T|} with ^ on Jcall/Jmp.
464 (OP_J): Ignore the operand size prefix in 64-bit. Don't check
467 2015-04-30 DJ Delorie <dj@redhat.com>
469 * disassemble.c (disassembler): Choose suitable disassembler based
471 * rl78-decode.opc (rl78_decode_opcode): Take ISA parameter. Use
472 it to decode mul/div insns.
473 * rl78-decode.c: Regenerate.
474 * rl78-dis.c (print_insn_rl78): Rename to...
475 (print_insn_rl78_common): ...this, take ISA parameter.
476 (print_insn_rl78): New.
477 (print_insn_rl78_g10): New.
478 (print_insn_rl78_g13): New.
479 (print_insn_rl78_g14): New.
480 (rl78_get_disassembler): New.
482 2015-04-29 Nick Clifton <nickc@redhat.com>
484 * po/fr.po: Updated French translation.
486 2015-04-27 Peter Bergner <bergner@vnet.ibm.com>
488 * ppc-opc.c (DCBT_EO): New define.
489 (powerpc_opcodes) <lbarx>: Enable for POWER8 and later.
493 <waitrsv>: Do not enable for POWER7 and later.
494 <waitimpl>: Likewise.
495 <dcbt>: Default to the two operand form of the instruction for all
496 "old" cpus. For "new" cpus, use the operand ordering that matches
497 whether the cpu is server or embedded.
500 2015-04-27 Andreas Krebbel <krebbel@linux.vnet.ibm.com>
502 * s390-opc.c: New instruction type VV0UU2.
503 * s390-opc.txt: Fix instruction types for VFCE, VLDE, VFSQ, WFK,
506 2015-04-23 Jan Beulich <jbeulich@suse.com>
508 * i386-dis.c (putop): Extend "XY" handling to AVX512. Handle "XZ".
509 * i386-dis-evex.h.c (vcvtpd2ps, vcvtqq2ps, vcvttpd2udq,
510 vcvtpd2udq, vcvtuqq2ps, vcvttpd2dq, vcvtpd2dq): Add %XY.
511 (vfpclasspd, vfpclassps): Add %XZ.
513 2015-04-15 H.J. Lu <hongjiu.lu@intel.com>
515 * i386-dis.c (PREFIX_UD_SHIFT): Removed.
516 (PREFIX_UD_REPZ): Likewise.
517 (PREFIX_UD_REPNZ): Likewise.
518 (PREFIX_UD_DATA): Likewise.
519 (PREFIX_UD_ADDR): Likewise.
520 (PREFIX_UD_LOCK): Likewise.
522 2015-04-15 H.J. Lu <hongjiu.lu@intel.com>
524 * i386-dis.c (prefix_requirement): Removed.
525 (print_insn): Don't set prefix_requirement. Check
526 dp->prefix_requirement instead of prefix_requirement.
528 2015-04-15 H.J. Lu <hongjiu.lu@intel.com>
531 * i386-dis.c (PREFIX_0FC7_REG_6): Renamed to ...
532 (PREFIX_MOD_0_0FC7_REG_6): This.
533 (PREFIX_MOD_3_0FC7_REG_6): New.
534 (PREFIX_MOD_3_0FC7_REG_7): Likewise.
535 (prefix_table): Replace PREFIX_0FC7_REG_6 with
536 PREFIX_MOD_0_0FC7_REG_6. Add PREFIX_MOD_3_0FC7_REG_6 and
537 PREFIX_MOD_3_0FC7_REG_7.
538 (mod_table): Replace PREFIX_0FC7_REG_6 with
539 PREFIX_MOD_0_0FC7_REG_6. Use PREFIX_MOD_3_0FC7_REG_6 and
540 PREFIX_MOD_3_0FC7_REG_7.
542 2015-04-15 H.J. Lu <hongjiu.lu@intel.com>
544 * i386-dis.c (PREFIX_MANDATORY_REPZ): Removed.
545 (PREFIX_MANDATORY_REPNZ): Likewise.
546 (PREFIX_MANDATORY_DATA): Likewise.
547 (PREFIX_MANDATORY_ADDR): Likewise.
548 (PREFIX_MANDATORY_LOCK): Likewise.
549 (PREFIX_MANDATORY): Likewise.
550 (PREFIX_UD_SHIFT): Set to 8
551 (PREFIX_UD_REPZ): Updated.
552 (PREFIX_UD_REPNZ): Likewise.
553 (PREFIX_UD_DATA): Likewise.
554 (PREFIX_UD_ADDR): Likewise.
555 (PREFIX_UD_LOCK): Likewise.
556 (PREFIX_IGNORED_SHIFT): New.
557 (PREFIX_IGNORED_REPZ): Likewise.
558 (PREFIX_IGNORED_REPNZ): Likewise.
559 (PREFIX_IGNORED_DATA): Likewise.
560 (PREFIX_IGNORED_ADDR): Likewise.
561 (PREFIX_IGNORED_LOCK): Likewise.
562 (PREFIX_OPCODE): Likewise.
563 (PREFIX_IGNORED): Likewise.
564 (Bad_Opcode): Replace PREFIX_MANDATORY with 0.
565 (dis386_twobyte): Replace PREFIX_MANDATORY with PREFIX_OPCODE.
566 (three_byte_table): Likewise.
567 (mod_table): Likewise.
568 (mandatory_prefix): Renamed to ...
569 (prefix_requirement): This.
570 (prefix_table): Replace PREFIX_MANDATORY with PREFIX_OPCODE.
571 Update PREFIX_90 entry.
572 (get_valid_dis386): Check prefix_requirement to see if a prefix
574 (print_insn): Replace mandatory_prefix with prefix_requirement.
576 2015-04-15 Renlin Li <renlin.li@arm.com>
578 * arm-dis.c (thumb32_opcodes): Define 'D' format control code,
579 use it for ssat and ssat16.
580 (print_insn_thumb32): Add handle case for 'D' control code.
582 2015-04-06 Ilya Tocar <ilya.tocar@intel.com>
583 H.J. Lu <hongjiu.lu@intel.com>
585 * i386-dis-evex.h (evex_table): Fill prefix_requirement field.
586 * i386-dis.c (PREFIX_MANDATORY_REPZ, PREFIX_MANDATORY_REPNZ,
587 PREFIX_MANDATORY_DATA, PREFIX_MANDATORY_ADDR, PREFIX_MANDATORY_LOCK,
588 PREFIX_UD_SHIFT, PREFIX_UD_REPZ, REFIX_UD_REPNZ, PREFIX_UD_DATA,
589 PREFIX_UD_ADDR, PREFIX_UD_LOCK, PREFIX_MANDATORY): Define.
590 (Bad_Opcode, FLOAT, DIS386, DIS386_PREFIX, THREE_BYTE_TABLE_PREFIX):
591 Fill prefix_requirement field.
592 (struct dis386): Add prefix_requirement field.
593 (dis386): Fill prefix_requirement field.
594 (dis386_twobyte): Ditto.
595 (twobyte_has_mandatory_prefix_: Remove.
596 (reg_table): Fill prefix_requirement field.
597 (prefix_table): Ditto.
598 (x86_64_table): Ditto.
599 (three_byte_table): Ditto.
602 (vex_len_table): Ditto.
603 (vex_w_table): Ditto.
606 (print_insn): Use prefix_requirement.
607 (FGRPd9_2, FGRPd9_4, FGRPd9_5, FGRPd9_6, FGRPd9_7, FGRPda_5, FGRPdb_4,
608 FGRPde_3, FGRPdf_4): Fill prefix_requirement field.
611 2015-03-30 Mike Frysinger <vapier@gentoo.org>
613 * d10v-opc.c (d10v_reg_name_cnt): Convert old style prototype.
615 2015-03-29 H.J. Lu <hongjiu.lu@intel.com>
617 * Makefile.in: Regenerated.
619 2015-03-25 Anton Blanchard <anton@samba.org>
621 * ppc-dis.c (disassemble_init_powerpc): Only initialise
622 powerpc_opcd_indices and vle_opcd_indices once.
624 2015-03-25 Anton Blanchard <anton@samba.org>
626 * ppc-opc.c (powerpc_opcodes): Add slbfee.
628 2015-03-24 Terry Guo <terry.guo@arm.com>
630 * arm-dis.c (opcode32): Updated to use new arm feature struct.
631 (opcode16): Likewise.
632 (coprocessor_opcodes): Replace bit with feature struct.
633 (neon_opcodes): Likewise.
634 (arm_opcodes): Likewise.
635 (thumb_opcodes): Likewise.
636 (thumb32_opcodes): Likewise.
637 (print_insn_coprocessor): Likewise.
638 (print_insn_arm): Likewise.
639 (select_arm_features): Follow new feature struct.
641 2015-03-17 Ganesh Gopalasubramanian <Ganesh.Gopalasubramanian@amd.com>
643 * i386-dis.c (rm_table): Add clzero.
644 * i386-gen.c (cpu_flag_init): Add new CPU_ZNVER1_FLAGS.
645 Add CPU_CLZERO_FLAGS.
646 (cpu_flags): Add CpuCLZERO.
647 * i386-opc.h: Add CpuCLZERO.
648 * i386-opc.tbl: Add clzero.
649 * i386-init.h: Re-generated.
650 * i386-tbl.h: Re-generated.
652 2015-03-13 Andrew Bennett <andrew.bennett@imgtec.com>
654 * mips-opc.c (decode_mips_operand): Fix constraint issues
655 with u and y operands.
657 2015-03-13 Andrew Bennett <andrew.bennett@imgtec.com>
659 * mips-opc.c (mips_builtin_opcodes): Add evp and dvp instructions.
661 2015-03-10 Andreas Krebbel <krebbel@linux.vnet.ibm.com>
663 * s390-opc.c: Add new IBM z13 instructions.
664 * s390-opc.txt: Likewise.
666 2015-03-10 Renlin Li <renlin.li@arm.com>
668 * aarch64-tbl.h (aarch64_opcode_table): Remove strub, ldurb, ldursb,
669 stur, ldur, sturh, ldurh, ldursh, ldursw, prfum F_HAS_ALIAS flag and
671 * aarch64-asm-2.c: Regenerate.
672 * aarch64-dis-2.c: Likewise.
673 * aarch64-opc-2.c: Likewise.
675 2015-03-03 Jiong Wang <jiong.wang@arm.com>
677 * arm-dis.c (arm_symbol_is_valid): Skip ARM private symbols.
679 2015-02-25 Oleg Endo <olegendo@gcc.gnu.org>
681 * sh-opc.h (clrs, sets): Mark as arch_sh3_nommu_up instead of
683 (pref): Mark as arch_sh2a_nofpu_or_sh3_nommu_up instead of
684 arch_sh2a_nofpu_or_sh4_nommu_nofpu_up.
686 2015-02-23 Vinay <Vinay.G@kpit.com>
688 * rl78-decode.opc (MOV): Added space between two operands for
689 'mov' instruction in index addressing mode.
690 * rl78-decode.c: Regenerate.
692 2015-02-19 Pedro Alves <palves@redhat.com>
694 * microblaze-dis.h [__cplusplus]: Wrap in extern "C".
696 2015-02-10 Pedro Alves <palves@redhat.com>
697 Tom Tromey <tromey@redhat.com>
699 * microblaze-opcm.h (or, and, xor): Rename to microblaze_or,
700 microblaze_and, microblaze_xor.
701 * microblaze-opc.h (opcodes): Adjust.
703 2015-01-28 James Bowman <james.bowman@ftdichip.com>
705 * Makefile.am: Add FT32 files.
706 * configure.ac: Handle FT32.
707 * disassemble.c (disassembler): Call print_insn_ft32.
708 * ft32-dis.c: New file.
709 * ft32-opc.c: New file.
710 * Makefile.in: Regenerate.
711 * configure: Regenerate.
712 * po/POTFILES.in: Regenerate.
714 2015-01-28 Kuan-Lin Chen <kuanlinchentw@gmail.com>
716 * nds32-asm.c (keyword_sr): Add new system registers.
718 2015-01-16 Andreas Krebbel <krebbel@linux.vnet.ibm.com>
720 * s390-dis.c (s390_extract_operand): Support vector register
722 (s390_print_insn_with_opcode): Support new operands types and add
723 new handling of optional operands.
724 * s390-mkopc.c (s390_opcode_mode_val, s390_opcode_cpu_val): Remove
725 and include opcode/s390.h instead.
726 (struct op_struct): New field `flags'.
727 (insertOpcode, insertExpandedMnemonic): New parameter `flags'.
728 (dumpTable): Dump flags.
729 (main): Parse flags from the s390-opc.txt file. Add z13 as cpu
731 * s390-opc.c: Add new operands types, instruction formats, and
733 (s390_opformats): Add new formats for .insn.
734 * s390-opc.txt: Add new instructions.
736 2015-01-01 Alan Modra <amodra@gmail.com>
738 Update year range in copyright notice of all files.
740 For older changes see ChangeLog-2014
742 Copyright (C) 2015 Free Software Foundation, Inc.
744 Copying and distribution of this file, with or without modification,
745 are permitted in any medium without royalty provided the copyright
746 notice and this notice are preserved.
752 version-control: never