1 /**************************************************************************
3 * Copyright 2006 Tungsten Graphics, Inc., Bismarck, ND., USA
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
18 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
19 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
20 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 * The above copyright notice and this permission notice (including the
23 * next paragraph) shall be included in all copies or substantial portions
27 **************************************************************************/
29 * Authors: Thomas Hellström <thomas-at-tungstengraphics-dot-com>
36 drm_ttm_backend_t *i915_create_ttm_backend_entry(drm_device_t * dev)
38 return drm_agp_init_ttm(dev);
41 int i915_fence_types(drm_buffer_object_t *bo, uint32_t * type)
43 if (bo->mem.flags & (DRM_BO_FLAG_READ | DRM_BO_FLAG_WRITE))
50 int i915_invalidate_caches(drm_device_t * dev, uint64_t flags)
53 * FIXME: Only emit once per batchbuffer submission.
56 uint32_t flush_cmd = MI_NO_WRITE_FLUSH;
58 if (flags & DRM_BO_FLAG_READ)
59 flush_cmd |= MI_READ_FLUSH;
60 if (flags & DRM_BO_FLAG_EXE)
61 flush_cmd |= MI_EXE_FLUSH;
63 return i915_emit_mi_flush(dev, flush_cmd);
66 int i915_init_mem_type(drm_device_t * dev, uint32_t type,
67 drm_mem_type_manager_t * man)
70 case DRM_BO_MEM_LOCAL:
71 man->flags = _DRM_FLAG_MEMTYPE_MAPPABLE |
72 _DRM_FLAG_MEMTYPE_CACHED;
73 man->drm_bus_maptype = 0;
76 if (!(drm_core_has_AGP(dev) && dev->agp)) {
77 DRM_ERROR("AGP is not enabled for memory type %u\n",
81 man->io_offset = dev->agp->agp_info.aper_base;
82 man->io_size = dev->agp->agp_info.aper_size * 1024 * 1024;
84 man->flags = _DRM_FLAG_MEMTYPE_MAPPABLE |
85 _DRM_FLAG_MEMTYPE_CSELECT | _DRM_FLAG_NEEDS_IOREMAP;
86 man->drm_bus_maptype = _DRM_AGP;
88 case DRM_BO_MEM_PRIV0:
89 if (!(drm_core_has_AGP(dev) && dev->agp)) {
90 DRM_ERROR("AGP is not enabled for memory type %u\n",
94 man->io_offset = dev->agp->agp_info.aper_base;
95 man->io_size = dev->agp->agp_info.aper_size * 1024 * 1024;
97 man->flags = _DRM_FLAG_MEMTYPE_MAPPABLE |
98 _DRM_FLAG_MEMTYPE_FIXED | _DRM_FLAG_NEEDS_IOREMAP;
99 man->drm_bus_maptype = _DRM_AGP;
102 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
108 uint32_t i915_evict_mask(drm_buffer_object_t *bo)
110 switch (bo->mem.mem_type) {
111 case DRM_BO_MEM_LOCAL:
113 return DRM_BO_FLAG_MEM_LOCAL;
115 return DRM_BO_FLAG_MEM_TT | DRM_BO_FLAG_CACHED;
119 static void i915_emit_copy_blit(drm_device_t * dev,
122 uint32_t pages, int direction)
125 uint32_t stride = PAGE_SIZE;
126 drm_i915_private_t *dev_priv = dev->dev_private;
132 i915_kernel_lost_context(dev);
135 if (cur_pages > 2048)
140 OUT_RING(SRC_COPY_BLT_CMD | XY_SRC_COPY_BLT_WRITE_ALPHA |
141 XY_SRC_COPY_BLT_WRITE_RGB);
142 OUT_RING((stride & 0xffff) | (0xcc << 16) | (1 << 24) |
143 (1 << 25) | (direction ? (1 << 30) : 0));
144 OUT_RING((cur_pages << 16) | PAGE_SIZE);
145 OUT_RING(dst_offset);
146 OUT_RING(stride & 0xffff);
147 OUT_RING(src_offset);
153 static int i915_move_blit(drm_buffer_object_t * bo,
154 int evict, int no_wait, drm_bo_mem_reg_t * new_mem)
156 drm_bo_mem_reg_t *old_mem = &bo->mem;
159 if ((old_mem->mem_type == new_mem->mem_type) &&
160 (new_mem->mm_node->start <
161 old_mem->mm_node->start + old_mem->mm_node->size)) {
165 i915_emit_copy_blit(bo->dev,
166 old_mem->mm_node->start << PAGE_SHIFT,
167 new_mem->mm_node->start << PAGE_SHIFT,
168 new_mem->num_pages, dir);
170 i915_emit_mi_flush(bo->dev, MI_READ_FLUSH | MI_EXE_FLUSH);
172 return drm_bo_move_accel_cleanup(bo, evict, no_wait, 0,
174 DRM_I915_FENCE_TYPE_RW,
175 DRM_I915_FENCE_FLAG_FLUSHED, new_mem);
179 * Flip destination ttm into cached-coherent AGP,
180 * then blit and subsequently move out again.
183 static int i915_move_flip(drm_buffer_object_t * bo,
184 int evict, int no_wait, drm_bo_mem_reg_t * new_mem)
186 drm_device_t *dev = bo->dev;
187 drm_bo_mem_reg_t tmp_mem;
191 tmp_mem.mm_node = NULL;
192 tmp_mem.mask = DRM_BO_FLAG_MEM_TT |
193 DRM_BO_FLAG_CACHED | DRM_BO_FLAG_FORCE_CACHING;
195 ret = drm_bo_mem_space(bo, &tmp_mem, no_wait);
199 ret = drm_bind_ttm(bo->ttm, 1, tmp_mem.mm_node->start);
203 ret = i915_move_blit(bo, 1, no_wait, &tmp_mem);
207 ret = drm_bo_move_ttm(bo, evict, no_wait, new_mem);
209 if (tmp_mem.mm_node) {
210 mutex_lock(&dev->struct_mutex);
211 if (tmp_mem.mm_node != bo->pinned_node)
212 drm_mm_put_block(tmp_mem.mm_node);
213 tmp_mem.mm_node = NULL;
214 mutex_unlock(&dev->struct_mutex);
219 int i915_move(drm_buffer_object_t * bo,
220 int evict, int no_wait, drm_bo_mem_reg_t * new_mem)
222 drm_bo_mem_reg_t *old_mem = &bo->mem;
224 if (old_mem->mem_type == DRM_BO_MEM_LOCAL) {
225 return drm_bo_move_memcpy(bo, evict, no_wait, new_mem);
226 } else if (new_mem->mem_type == DRM_BO_MEM_LOCAL) {
227 if (i915_move_flip(bo, evict, no_wait, new_mem))
228 return drm_bo_move_memcpy(bo, evict, no_wait, new_mem);
230 if (i915_move_blit(bo, evict, no_wait, new_mem))
231 return drm_bo_move_memcpy(bo, evict, no_wait, new_mem);