Merge branch 'dev' of 106.109.8.71:/srv/git/dbi into dev
[kernel/swap-modules.git] / kprobe / arch / asm-arm / dbi_kprobes.h
1 #ifndef _DBI_ASM_ARM_KPROBES_H
2 #define _DBI_ASM_ARM_KPROBES_H
3
4 /*
5  *  Dynamic Binary Instrumentation Module based on KProbes
6  *  modules/kprobe/arch/asm-arm/dbi_kprobes.h
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License as published by
10  * the Free Software Foundation; either version 2 of the License, or
11  * (at your option) any later version.
12  *
13  * This program is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16  * GNU General Public License for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software
20  * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21  *
22  * Copyright (C) Samsung Electronics, 2006-2010
23  *
24  * 2006-2007    Ekaterina Gorelkina <e.gorelkina@samsung.com>: initial implementation for ARM/MIPS
25  * 2008-2009    Alexey Gerenkov <a.gerenkov@samsung.com> User-Space
26  *              Probes initial implementation; Support x86/ARM/MIPS for both user and kernel spaces.
27  * 2010         Ekaterina Gorelkina <e.gorelkina@samsung.com>: redesign module for separating core and arch parts
28  *
29  * 2010-2011    Alexander Shirshikov <a.shirshikov@samsung.com>: initial implementation for Thumb
30  */
31
32 #include "../dbi_kprobes.h"
33 #include "dbi_kprobes_arm.h"
34 #include "dbi_kprobes_thumb.h"
35
36 typedef unsigned long kprobe_opcode_t;
37
38 #ifdef CONFIG_CPU_S3C2443
39 #define BREAKPOINT_INSTRUCTION          0xe1200070
40 #else 
41 #define BREAKPOINT_INSTRUCTION          0xffffdeff
42 #endif /* CONFIG_CPU_S3C2443 */
43
44 #ifndef KPROBES_RET_PROBE_TRAMP
45
46 #ifdef CONFIG_CPU_S3C2443
47 #define UNDEF_INSTRUCTION               0xe1200071
48 #else 
49 #define UNDEF_INSTRUCTION               0xfffffffe
50 #endif /* CONFIG_CPU_S3C2443 */
51
52 #endif /* KPROBES_RET_PROBE_TRAMP */
53
54 #define MAX_INSN_SIZE                   1
55
56 # define UPROBES_TRAMP_LEN              9
57 # define UPROBES_TRAMP_INSN_IDX         2
58 # define UPROBES_TRAMP_SS_BREAK_IDX     4
59 # define UPROBES_TRAMP_RET_BREAK_IDX    5
60 # define KPROBES_TRAMP_LEN              9
61 # define KPROBES_TRAMP_INSN_IDX         UPROBES_TRAMP_INSN_IDX
62 # define KPROBES_TRAMP_SS_BREAK_IDX     UPROBES_TRAMP_SS_BREAK_IDX
63 # define KPROBES_TRAMP_RET_BREAK_IDX    UPROBES_TRAMP_RET_BREAK_IDX
64
65 #define NOTIFIER_CALL_CHAIN_INDEX       3
66
67 // undefined
68 # define MASK_ARM_INSN_UNDEF            0x0FF00000
69 # define PTRN_ARM_INSN_UNDEF            0x03000000
70
71 # define MASK_THUMB_INSN_UNDEF          0xFE00                  // 11111111xxxxxxxx
72 # define PTRN_THUMB_INSN_UNDEF          0xDE00                  // 11011110xxxxxxxx
73
74 // architecturally undefined
75 # define MASK_ARM_INSN_AUNDEF           0x0FF000F0
76 # define PTRN_ARM_INSN_AUNDEF           0x07F000F0
77
78 // branches
79 # define MASK_ARM_INSN_B                0x0E000000              // xxxx111xxxxxxxxxxxxxxxxxxxxxxxxx
80 # define PTRN_ARM_INSN_B                0x0A000000              // cccc101xxxxxxxxxxxxxxxxxxxxxxxxx
81
82 # define MASK_THUMB_INSN_B1             0xF000                  // 1111xxxxxxxxxxxx
83 # define PTRN_THUMB_INSN_B1             0xD000                  // 1101xxxxxxxxxxxx                                             // b<cond> label
84
85 # define MASK_THUMB_INSN_B2             0xF800                  // 11111xxxxxxxxxxx
86 # define PTRN_THUMB_INSN_B2             0xE000                  // 11100xxxxxxxxxxx                                             // b label
87
88 # define MASK_THUMB2_INSN_B1            0xD000F800              // 11x1xxxxxxxxxxxx 11111xxxxxxxxxxx                            // swapped
89 # define PTRN_THUMB2_INSN_B1            0x8000F000              // 10x0xxxxxxxxxxxx 11110xxxxxxxxxxx                            // swapped
90
91 # define MASK_THUMB2_INSN_B2            0xD000F800              // 11x1xxxxxxxxxxxx 11111xxxxxxxxxxx                            // swapped
92 # define PTRN_THUMB2_INSN_B2            0x9000F000              // 10x1xxxxxxxxxxxx 11110xxxxxxxxxxx                            // swapped
93
94 # define MASK_ARM_INSN_BL               0x0E000000              // xxxx111xxxxxxxxxxxxxxxxxxxxxxxxx
95 # define PTRN_ARM_INSN_BL               0x0B000000              // cccc1011xxxxxxxxxxxxxxxxxxxxxxxx
96
97 //# define MASK_THUMB_INSN_BL           0xF800                  // 11111xxxxxxxxxxx
98 //# define PTRN_THUMB_INSN_BL           0xF000                  // 11110xxxxxxxxxxx                                             // shared between BL and BLX
99 //# define PTRN_THUMB_INSN_BL           0xF800                  // 11111xxxxxxxxxxx
100
101 # define MASK_THUMB2_INSN_BL            0xD000F800              // 11x1xxxxxxxxxxxx 11111xxxxxxxxxxx                            // swapped
102 # define PTRN_THUMB2_INSN_BL            0xD000F000              // 11x1xxxxxxxxxxxx 11110xxxxxxxxxxx                            // bl imm  swapped
103
104 # define MASK_ARM_INSN_BLX1             0xFF000000              // 11111111xxxxxxxxxxxxxxxxxxxxxxxx
105 # define PTRN_ARM_INSN_BLX1             0xFA000000              // 11111011xxxxxxxxxxxxxxxxxxxxxxxx
106
107 //# define MASK_THUMB_INSN_BLX1         0xF800                  // 11111xxxxxxxxxxx                                             / blx imm
108 //# define PTRN_THUMB_INSN_BLX1         0xF000                  // 11101xxxxxxxxxxx
109
110 # define MASK_THUMB2_INSN_BLX1          0xD001F800              // 11x1xxxxxxxxxxx1 11111xxxxxxxxxxx                            // swapped
111 # define PTRN_THUMB2_INSN_BLX1          0xC000F000              // 11x0xxxxxxxxxxx0 11110xxxxxxxxxxx                            // swapped
112
113 # define MASK_ARM_INSN_BLX2             0x0FF000F0              // xxxx11111111xxxxxxxxxxxx1111xxxx
114 # define PTRN_ARM_INSN_BLX2             0x01200030              // cccc00010010xxxxxxxxxxxx0011xxxx
115
116 # define MASK_THUMB_INSN_BLX2           0xFF80                  // 111111111xxxxxxx                                             / blx reg
117 # define PTRN_THUMB_INSN_BLX2           0x4780                  // 010001111xxxxxxx
118
119 # define MASK_ARM_INSN_BX               0x0FF000F0              // cccc11111111xxxxxxxxxxxx1111xxxx
120 # define PTRN_ARM_INSN_BX               0x01200010              // cccc00010010xxxxxxxxxxxx0001xxxx
121
122 # define MASK_THUMB_INSN_BX             0xFF80                  // 111111111xxxxxxx
123 # define PTRN_THUMB_INSN_BX             0x4700                  // 010001110xxxxxxx
124
125 # define MASK_ARM_INSN_BXJ              0x0FF000F0              // xxxx11111111xxxxxxxxxxxx1111xxxx
126 # define PTRN_ARM_INSN_BXJ              0x01200020              // cccc00010010xxxxxxxxxxxx0010xxxx
127
128 # define MASK_THUMB2_INSN_BXJ           0xD000FFF0              // 11x1xxxxxxxxxxxx 111111111111xxxx                            // swapped
129 # define PTRN_THUMB2_INSN_BXJ           0x8000F3C0              // 10x0xxxxxxxxxxxx 111100111100xxxx                            // swapped
130
131
132 // software interrupts
133 # define MASK_ARM_INSN_SWI              0x0F000000              // cccc1111xxxxxxxxxxxxxxxxxxxxxxxx
134 # define PTRN_ARM_INSN_SWI              0x0F000000              // cccc1111xxxxxxxxxxxxxxxxxxxxxxxx
135
136 # define MASK_THUMB_INSN_SWI            0xFF00                  // 11111111xxxxxxxx
137 # define PTRN_THUMB_INSN_SWI            0xDF00                  // 11011111xxxxxxxx
138
139 // break
140 # define MASK_ARM_INSN_BREAK            0xFFF000F0              // 111111111111xxxxxxxxxxxx1111xxxx
141 # define PTRN_ARM_INSN_BREAK            0xE1200070              // 111000010010xxxxxxxxxxxx0111xxxx                             /? A8-56 ARM DDI 046B if cond != ‘1110’ then UNPREDICTABLE;
142
143 # define MASK_THUMB_INSN_BREAK          0xFF00                  // 11111111xxxxxxxx
144 # define PTRN_THUMB_INSN_BREAK          0xBE00                  // 10111110xxxxxxxx
145
146 // Data processing immediate shift
147 # define MASK_ARM_INSN_DPIS             0x0E000010
148 # define PTRN_ARM_INSN_DPIS             0x00000000
149 // Data processing register shift
150 # define MASK_ARM_INSN_DPRS             0x0E000090
151 # define PTRN_ARM_INSN_DPRS             0x00000010
152
153 # define MASK_THUMB2_INSN_DPRS          0xFFE00000              // 11111111111xxxxxxxxxxxxxxxxxxxxx
154 # define PTRN_THUMB2_INSN_DPRS          0xEA000000              // 1110101xxxxxxxxxxxxxxxxxxxxxxxxx
155
156 // Data processing immediate
157 # define MASK_ARM_INSN_DPI              0x0E000000
158 # define PTRN_ARM_INSN_DPI              0x02000000
159
160 # define MASK_THUMB_INSN_DP             0xFC00                  // 111111xxxxxxxxxx
161 # define PTRN_THUMB_INSN_DP             0x4000                  // 010000xxxxxxxxxx
162
163 # define MASK_THUMB_INSN_APC            0xF800                  // 11111xxxxxxxxxxx
164 # define PTRN_THUMB_INSN_APC            0xA000                  // 10100xxxxxxxxxxx     ADD Rd, [PC, #<imm8> * 4]
165
166 # define MASK_THUMB2_INSN_DPI           0xFBE08000              // 11111x11111xxxxx 1xxxxxxxxxxxxxxx
167 //# define PTRN_THUMB2_INSN_DPI         0xF0000000              // 11110x0xxxxxxxxx 0xxxxxxxxxxxxxxx                            /? A6-19 ARM DDI 0406B
168 # define PTRN_THUMB2_INSN_DPI           0xF2000000              // 11110x1xxxxxxxxx 0xxxxxxxxxxxxxxx                            /? A6-19 ARM DDI 0406B
169
170 # define MASK_THUMB_INSN_MOV3           0xFF00                  // 11111111xxxxxxxx
171 # define PTRN_THUMB_INSN_MOV3           0x4600                  // 01000110xxxxxxxx     MOV Rd, PC
172
173 # define MASK_THUMB2_INSN_RSBW          0x8000fbe0              // 1xxxxxxxxxxxxxxx 11111x11111xxxxx    // swapped
174 # define PTRN_THUMB2_INSN_RSBW          0x0000f1c0              // 0xxxxxxxxxxxxxxx 11110x01110xxxxx    RSB{S}.W Rd, Rn, #<const> // swapped
175
176 # define MASK_THUMB2_INSN_RORW          0xf0f0ffe0              // 1111xxxx1111xxxx 11111111111xxxxx    // swapped
177 # define PTRN_THUMB2_INSN_RORW          0xf000fa60              // 1111xxxx0000xxxx 11111010011xxxxx    ROR{S}.W Rd, Rn, Rm // swapped
178
179 # define MASK_THUMB2_INSN_ROR           0x0030ffef              // xxxxxxxxxx11xxxx 11111111111x1111    // swapped
180 # define PTRN_THUMB2_INSN_ROR           0x0030ea4f              // xxxxxxxxxx11xxxx 11101010010x1111    ROR{S} Rd, Rm, #<imm> // swapped
181
182 # define MASK_THUMB2_INSN_LSLW1         0xf0f0ffe0              // 1111xxxx1111xxxx 11111111111xxxxx    // swapped
183 # define PTRN_THUMB2_INSN_LSLW1         0xf000fa00              // 1111xxxx0000xxxx 11111010000xxxxx    LSL{S}.W Rd, Rn, Rm // swapped
184
185 # define MASK_THUMB2_INSN_LSLW2         0x0030ffef              // xxxxxxxxxx11xxxx 11111111111x1111    // swapped
186 # define PTRN_THUMB2_INSN_LSLW2         0x0000ea4f              // xxxxxxxxxx00xxxx 11101010010x1111    LSL{S}.W Rd, Rm, #<imm5> // swapped
187
188 # define MASK_THUMB2_INSN_LSRW1         0xf0f0ffe0              // 1111xxxx1111xxxx 11111111111xxxxx    // swapped
189 # define PTRN_THUMB2_INSN_LSRW1         0xf000fa20              // 1111xxxx0000xxxx 11111010001xxxxx    LSR{S}.W Rd, Rn, Rm // swapped
190
191 # define MASK_THUMB2_INSN_LSRW2         0x0030ffef              // xxxxxxxxxx11xxxx 11111111111x1111    // swapped
192 # define PTRN_THUMB2_INSN_LSRW2         0x0010ea4f              // xxxxxxxxxx01xxxx 11101010010x1111    LSR{S}.W Rd, Rm, #<imm5> // swapped
193
194 # define MASK_THUMB2_INSN_TEQ1          0x8f00fbf0              // 1xxx1111xxxxxxxx 11111x111111xxxx    // swapped
195 # define PTRN_THUMB2_INSN_TEQ1          0x0f00f090              // 0xxx1111xxxxxxxx 11110x001001xxxx    TEQ Rn, #<const> // swapped
196
197 # define MASK_THUMB2_INSN_TEQ2          0x0f00fff0              // xxxx1111xxxxxxxx 111111111111xxxx    // swapped
198 # define PTRN_THUMB2_INSN_TEQ2          0x0f00ea90              // xxxx1111xxxxxxxx 111010101001xxxx    TEQ Rn, Rm{,<shift>} // swapped
199
200 # define MASK_THUMB2_INSN_TST1          0x8f00fbf0              // 1xxx1111xxxxxxxx 11111x111111xxxx    // swapped
201 # define PTRN_THUMB2_INSN_TST1          0x0f00f010              // 0xxx1111xxxxxxxx 11110x000001xxxx    TST Rn, #<const> // swapped
202
203 # define MASK_THUMB2_INSN_TST2          0x0f00fff0              // xxxx1111xxxxxxxx 111111111111xxxx    // swapped
204 # define PTRN_THUMB2_INSN_TST2          0x0f00ea10              // xxxx1111xxxxxxxx 111010100001xxxx    TST Rn, Rm{,<shift>} // swapped
205
206
207 // Load immediate offset
208 # define MASK_ARM_INSN_LIO              0x0E100000
209 # define PTRN_ARM_INSN_LIO              0x04100000
210
211 # define MASK_THUMB_INSN_LIO1           0xF800                  // 11111xxxxxxxxxxx
212 # define PTRN_THUMB_INSN_LIO1           0x6800                  // 01101xxxxxxxxxxx     LDR
213
214 # define MASK_THUMB_INSN_LIO2           MASK_THUMB_INSN_LIO1
215 # define PTRN_THUMB_INSN_LIO2           0x7800                  // 01111xxxxxxxxxxx     LDRB
216
217 # define MASK_THUMB_INSN_LIO3           MASK_THUMB_INSN_LIO1
218 # define PTRN_THUMB_INSN_LIO3           0x8800                  // 10001xxxxxxxxxxx     LDRH
219
220 # define MASK_THUMB_INSN_LIO4           MASK_THUMB_INSN_LIO1
221 # define PTRN_THUMB_INSN_LIO4           0x9800                  // 10011xxxxxxxxxxx     LDR SP relative
222
223 # define MASK_THUMB2_INSN_LDRW          0x0000fff0              // xxxxxxxxxxxxxxxx 111111111111xxxx    // swapped
224 # define PTRN_THUMB2_INSN_LDRW          0x0000f850              // xxxxxxxxxxxxxxxx 111110000101xxxx    LDR.W Rt, [Rn, #-<imm12>]// swapped
225
226 # define MASK_THUMB2_INSN_LDRW1         MASK_THUMB2_INSN_LDRW
227 # define PTRN_THUMB2_INSN_LDRW1         0x0000f8d0              // xxxxxxxxxxxxxxxx 111110001101xxxx    LDR.W Rt, [Rn, #<imm12>]// swapped
228
229 # define MASK_THUMB2_INSN_LDRBW         MASK_THUMB2_INSN_LDRW
230 # define PTRN_THUMB2_INSN_LDRBW         0x0000f810              // xxxxxxxxxxxxxxxx 111110000001xxxx    LDRB.W Rt, [Rn, #-<imm8>]// swapped
231
232 # define MASK_THUMB2_INSN_LDRBW1        MASK_THUMB2_INSN_LDRW
233 # define PTRN_THUMB2_INSN_LDRBW1        0x0000f890              // xxxxxxxxxxxxxxxx 111110001001xxxx    LDRB.W Rt, [Rn, #<imm12>]// swapped
234
235 # define MASK_THUMB2_INSN_LDRHW         MASK_THUMB2_INSN_LDRW
236 # define PTRN_THUMB2_INSN_LDRHW         0x0000f830              // xxxxxxxxxxxxxxxx 111110000011xxxx    LDRH.W Rt, [Rn, #-<imm8>]// swapped
237
238 # define MASK_THUMB2_INSN_LDRHW1        MASK_THUMB2_INSN_LDRW
239 # define PTRN_THUMB2_INSN_LDRHW1        0x0000f8b0              // xxxxxxxxxxxxxxxx 111110001011xxxx    LDRH.W Rt, [Rn, #<imm12>]// swapped
240
241 # define MASK_THUMB2_INSN_LDRD          0x0000fed0              // xxxxxxxxxxxxxxxx 1111111x11x1xxxx    // swapped
242 # define PTRN_THUMB2_INSN_LDRD          0x0000e850              // xxxxxxxxxxxxxxxx 1110100x01x1xxxx    LDRD Rt, Rt2, [Rn, #-<imm8>]// swapped
243
244 # define MASK_THUMB2_INSN_LDRD1         MASK_THUMB2_INSN_LDRD
245 # define PTRN_THUMB2_INSN_LDRD1         0x0000e8d0              // xxxxxxxxxxxxxxxx 1110100x11x1xxxx    LDRD Rt, Rt2, [Rn, #<imm8>]// swapped
246
247 # define MASK_THUMB2_INSN_LDRWL         0x0fc0fff0              // xxxx111111xxxxxx 111111111111xxxx    // swapped
248 # define PTRN_THUMB2_INSN_LDRWL         0x0000f850              // xxxxxxxxxxxxxxxx 111110000101xxxx    LDR.W Rt, [Rn, Rm, LSL #<imm2>]// swapped
249
250 # define MASK_THUMB2_INSN_LDREX         0x0f00ffff              // xxxx1111xxxxxxxx 1111111111111111    // swapped
251 # define PTRN_THUMB2_INSN_LDREX         0x0f00e85f              // xxxx1111xxxxxxxx 1110100001011111    LDREX Rt, [PC, #<imm8>]// swapped
252
253 # define MASK_THUMB2_INSN_MUL           0xf0f0fff0              // 1111xxxx1111xxxx 111111111111xxxx    // swapped
254 # define PTRN_THUMB2_INSN_MUL           0xf000fb00              // 1111xxxx0000xxxx 111110110000xxxx    MUL Rd, Rn, Rm// swapped
255
256 # define MASK_THUMB2_INSN_DP            0x0000ff00              // xxxxxxxxxxxxxxxx 11111111xxxxxxxx    // swapped
257 # define PTRN_THUMB2_INSN_DP            0x0000eb00              // xxxxxxxxxxxxxxxx 11101011xxxxxxxx    // swapped      ADD/SUB/SBC/...Rd, Rn, Rm{,<shift>}
258
259
260
261
262 // Store immediate offset
263 # define MASK_ARM_INSN_SIO              MASK_ARM_INSN_LIO
264 # define PTRN_ARM_INSN_SIO              0x04000000
265
266 # define MASK_THUMB_INSN_SIO1           MASK_THUMB_INSN_LIO1
267 # define PTRN_THUMB_INSN_SIO1           0x6000                  // 01100xxxxxxxxxxx     STR
268
269 # define MASK_THUMB_INSN_SIO2           MASK_THUMB_INSN_LIO1
270 # define PTRN_THUMB_INSN_SIO2           0x7000                  // 01110xxxxxxxxxxx     STRB
271
272 # define MASK_THUMB_INSN_SIO3           MASK_THUMB_INSN_LIO1
273 # define PTRN_THUMB_INSN_SIO3           0x8000                  // 10000xxxxxxxxxxx     STRH
274
275 # define MASK_THUMB_INSN_SIO4           MASK_THUMB_INSN_LIO1
276 # define PTRN_THUMB_INSN_SIO4           0x9000                  // 10010xxxxxxxxxxx     STR SP relative
277
278 # define MASK_THUMB2_INSN_STRW          0x0fc0fff0              // xxxx111111xxxxxx 111111111111xxxx    // swapped
279 # define PTRN_THUMB2_INSN_STRW          0x0000f840              // xxxx000000xxxxxx 111110000100xxxx    STR.W Rt, [Rn, Rm, {LSL #<imm2>}]// swapped
280
281 # define MASK_THUMB2_INSN_STRW1         0x0000fff0              // xxxxxxxxxxxxxxxx 111111111111xxxx    // swapped
282 # define PTRN_THUMB2_INSN_STRW1         0x0000f8c0              // xxxxxxxxxxxxxxxx 111110001100xxxx    STR.W Rt, [Rn, #imm12]// swapped                                // STR.W Rt, [PC, #imm12] shall be skipped, because it hangs on Tegra. WTF
283
284 # define MASK_THUMB2_INSN_STRHW         MASK_THUMB2_INSN_STRW
285 # define PTRN_THUMB2_INSN_STRHW         0x0000f820              // xxxx000000xxxxxx 111110000010xxxx    STRH.W Rt, [Rn, Rm, {LSL #<imm2>}]// swapped
286
287 # define MASK_THUMB2_INSN_STRHW1        0x0000fff0              // xxxxxxxxxxxxxxxx 111111111111xxxx    // swapped
288 # define PTRN_THUMB2_INSN_STRHW1        0x0000f8a0              // xxxxxxxxxxxxxxxx 111110001010xxxx    STRH.W Rt, [Rn, #<imm12>]// swapped
289
290 # define MASK_THUMB2_INSN_STRHT         0x0f00fff0              // xxxx1111xxxxxxxx 111111111111xxxx    // swapped                                                      // strht r1, [pc, #imm] illegal instruction on Tegra. WTF
291 # define PTRN_THUMB2_INSN_STRHT         0x0e00f820              // xxxx1110xxxxxxxx 111110000010xxxx    STRHT Rt, [Rn, #<imm8>]// swapped
292
293 # define MASK_THUMB2_INSN_STRT          0x0f00fff0              // xxxx1111xxxxxxxx 111111111111xxxx    // swapped
294 # define PTRN_THUMB2_INSN_STRT          0x0e00f840              // xxxx1110xxxxxxxx 111110000100xxxx    STRT Rt, [Rn, #<imm8>]// swapped
295
296 # define MASK_THUMB2_INSN_STRBW         MASK_THUMB2_INSN_STRW   // xxxx111111xxxxxx 111111111111xxxx    // swapped
297 # define PTRN_THUMB2_INSN_STRBW         0x0000f800              // xxxx000000xxxxxx 111110000100xxxx    STRB.W Rt, [Rn, Rm, {LSL #<imm2>}]// swapped
298
299 # define MASK_THUMB2_INSN_STRBW1        0x0000fff0              // xxxxxxxxxxxxxxxx 111111111111xxxx    // swapped
300 # define PTRN_THUMB2_INSN_STRBW1        0x0000f880              // xxxxxxxxxxxxxxxx 111110001000xxxx    STRB.W Rt, [Rn, #<imm12>]// swapped                             // STRB.W Rt, [PC, #imm12] shall be skipped, because it hangs on Tegra. WTF
301
302 # define MASK_THUMB2_INSN_STRBT         0x0f00fff0              // xxxx1111xxxxxxxx 111111111111xxxx    // swapped
303 # define PTRN_THUMB2_INSN_STRBT         0x0e00f800              // xxxx1110xxxxxxxx 111110000000xxxx    STRBT Rt, [Rn, #<imm8>}]// swapped
304
305 # define MASK_THUMB2_INSN_STRD          0x0000fe50              // xxxxxxxxxxxxxxxx 1111111xx1x1xxxx    // swapped
306 # define PTRN_THUMB2_INSN_STRD          0x0000e840              // xxxxxxxxxxxxxxxx 1110100xx1x0xxxx    STR{D, EX, EXB, EXH, EXD} Rt, Rt2, [Rn, #<imm8>]// swapped
307
308
309 // Load register offset
310 # define MASK_ARM_INSN_LRO              0x0E100010
311 # define PTRN_ARM_INSN_LRO              0x06100000
312
313 # define MASK_THUMB_INSN_LRO1           0xFE00                  // 1111111xxxxxxxxx
314 # define PTRN_THUMB_INSN_LRO1           0x5600                  // 0101011xxxxxxxxx     LDRSB
315
316 # define MASK_THUMB_INSN_LRO2           MASK_THUMB_INSN_LRO1
317 # define PTRN_THUMB_INSN_LRO2           0x5800                  // 0101100xxxxxxxxx     LDR
318
319 # define MASK_THUMB_INSN_LRO3           0xf800                  // 11111xxxxxxxxxxx
320 # define PTRN_THUMB_INSN_LRO3           0x4800                  // 01001xxxxxxxxxxx     LDR Rd, [PC, #<imm8> * 4]
321
322 # define MASK_THUMB_INSN_LRO4           MASK_THUMB_INSN_LRO1
323 # define PTRN_THUMB_INSN_LRO4           0x5A00                  // 0101101xxxxxxxxx     LDRH
324
325 # define MASK_THUMB_INSN_LRO5           MASK_THUMB_INSN_LRO1
326 # define PTRN_THUMB_INSN_LRO5           0x5C00                  // 0101110xxxxxxxxx     LDRB
327
328 # define MASK_THUMB_INSN_LRO6           MASK_THUMB_INSN_LRO1
329 # define PTRN_THUMB_INSN_LRO6           0x5E00                  // 0101111xxxxxxxxx     LDRSH
330
331 # define MASK_THUMB2_INSN_ADR           0x8000fa1f              // 1xxxxxxxxxxxxxxx 11111x1xxxx11111    // swapped
332 # define PTRN_THUMB2_INSN_ADR           0x0000f20f              // 0xxxxxxxxxxxxxxx 11110x1xxxx01111    // swapped
333
334
335
336 // Store register offset
337 # define MASK_ARM_INSN_SRO              MASK_ARM_INSN_LRO
338 # define PTRN_ARM_INSN_SRO              0x06000000
339
340 # define MASK_THUMB_INSN_SRO1           MASK_THUMB_INSN_LRO1
341 # define PTRN_THUMB_INSN_SRO1           0x5000                  // 0101000xxxxxxxxx     STR
342
343 # define MASK_THUMB_INSN_SRO2           MASK_THUMB_INSN_LRO1
344 # define PTRN_THUMB_INSN_SRO2           0x5200                  // 0101001xxxxxxxxx     STRH
345
346 # define MASK_THUMB_INSN_SRO3           MASK_THUMB_INSN_LRO1
347 # define PTRN_THUMB_INSN_SRO3           0x5400                  // 0101010xxxxxxxxx     STRB
348
349 // Load multiple
350 # define MASK_ARM_INSN_LM               0x0E100000
351 # define PTRN_ARM_INSN_LM               0x08100000
352
353 # define MASK_THUMB2_INSN_LDMIA         0x8000ffd0              // 1xxxxxxxxxxxxxxx 1111111111x1xxxx    // swapped
354 # define PTRN_THUMB2_INSN_LDMIA         0x8000e890              // 1xxxxxxxxxxxxxxx 1110100010x1xxxx    LDMIA(.W) Rn(!), {Rx, ..., PC}// swapped
355
356 # define MASK_THUMB2_INSN_LDMDB         0x8000ffd0              // 1xxxxxxxxxxxxxxx 1111111111x1xxxx    // swapped
357 # define PTRN_THUMB2_INSN_LDMDB         0x8000e910              // 1xxxxxxxxxxxxxxx 1110100100x1xxxx    LDMDB(.W) Rn(!), {Rx, ..., PC}// swapped
358
359 // Store multiple
360 # define MASK_ARM_INSN_SM               MASK_ARM_INSN_LM
361 # define PTRN_ARM_INSN_SM               0x08000000
362
363
364 // Coprocessor load/store and double register transfers
365 # define MASK_ARM_INSN_CLS              0x0E000000
366 # define PTRN_ARM_INSN_CLS              0x0C000000
367 // Coprocessor register transfers
368 # define MASK_ARM_INSN_CRT              0x0F000010
369 # define PTRN_ARM_INSN_CRT              0x0E000010
370
371 # define ARM_INSN_MATCH(name, insn)             ((insn & MASK_ARM_INSN_##name) == PTRN_ARM_INSN_##name)
372 # define THUMB_INSN_MATCH(name, insn)           (((insn & 0x0000FFFF) & MASK_THUMB_INSN_##name) == PTRN_THUMB_INSN_##name)
373 # define THUMB2_INSN_MATCH(name, insn)          ((insn & MASK_THUMB2_INSN_##name) == PTRN_THUMB2_INSN_##name)
374
375 # define ARM_INSN_REG_RN(insn)                  ((insn & 0x000F0000)>>16)
376
377 # define ARM_INSN_REG_SET_RN(insn, nreg)        {insn &= ~0x000F0000; insn |= nreg<<16;}
378
379 # define ARM_INSN_REG_RD(insn)                  ((insn & 0x0000F000)>>12)
380
381 # define ARM_INSN_REG_SET_RD(insn, nreg)        {insn &= ~0x0000F000; insn |= nreg<<12;}
382
383 # define ARM_INSN_REG_RS(insn)                  ((insn & 0x00000F00)>>8)
384
385 # define ARM_INSN_REG_SET_RS(insn, nreg)        {insn &= ~0x00000F00; insn |= nreg<<8;}
386
387 # define ARM_INSN_REG_RM(insn)                  (insn & 0x0000000F)
388
389 # define ARM_INSN_REG_SET_RM(insn, nreg)        {insn &= ~0x0000000F; insn |= nreg;}
390
391 # define ARM_INSN_REG_MR(insn, nreg)            (insn & (1 << nreg))
392
393 # define ARM_INSN_REG_SET_MR(insn, nreg)        {insn |= (1 << nreg);}
394
395 # define ARM_INSN_REG_CLEAR_MR(insn, nreg)      {insn &= ~(1 << nreg);}
396
397 # define THUMB2_INSN_REG_RT(insn)               ((insn & 0xf0000000) >> 28)
398 # define THUMB2_INSN_REG_RT2(insn)              ((insn & 0x0f000000) >> 24)
399 # define THUMB2_INSN_REG_RN(insn)               (insn & 0x0000000f)
400 # define THUMB2_INSN_REG_RD(insn)               ((insn & 0x0f000000) >> 24)
401 # define THUMB2_INSN_REG_RM(insn)               ((insn & 0x000f0000) >> 16)
402
403
404 /* per-cpu kprobe control block */
405 struct kprobe_ctlblk {
406         unsigned long kprobe_status;
407         struct prev_kprobe prev_kprobe;
408 };
409
410 /* Architecture specific copy of original instruction */
411 struct arch_specific_insn {
412         /* copy of the original instruction */
413         kprobe_opcode_t *insn;
414         kprobe_opcode_t *insn_arm;
415         kprobe_opcode_t *insn_thumb;
416         /*
417          * If this flag is not 0, this kprobe can be boost when its
418          * post_handler and break_handler is not set.
419          */
420         int boostable;
421 };
422
423 typedef kprobe_opcode_t (*entry_point_t) (unsigned long, unsigned long, unsigned long, unsigned long, unsigned long, unsigned long);
424
425 //void gen_insn_execbuf (void);
426 //void pc_dep_insn_execbuf (void);
427 //void gen_insn_execbuf_holder (void);
428 //void pc_dep_insn_execbuf_holder (void);
429
430 void patch_suspended_task_ret_addr(struct task_struct *p, struct kretprobe *rp);
431
432 void arch_arm_reinit();
433
434 #endif /* _DBI_ASM_ARM_KPROBES_H */