1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * From coreboot file of same name
9 #define PCI_ROM_HDR 0xaa55
11 struct pci_rom_header {
15 uint8_t reserved[0x12];
36 * Determines which execution method is used and whether we allow falling back
37 * to the other if the requested method is not available.
40 PCI_ROM_EMULATE = 0 << 0,
41 PCI_ROM_USE_NATIVE = 1 << 0,
42 PCI_ROM_ALLOW_FALLBACK = 1 << 1,
46 * dm_pci_run_vga_bios() - Run the VGA BIOS in an x86 PC
48 * @dev: Video device containing the BIOS
49 * @int15_handler: Function to call to handle int 0x15
50 * @exec_method: flags from enum pci_rom_emul
52 int dm_pci_run_vga_bios(struct udevice *dev, int (*int15_handler)(void),
56 * board_map_oprom_vendev() - map several PCI IDs to the one the ROM expects
58 * Some VGA option roms are used for several chipsets but they only have one
59 * PCI ID in their header. If we encounter such an option rom, we need to do
60 * the mapping ourselves.
62 * @vendev: Vendor and device for the video device
63 * Return: standard vendor and device expected by the ROM
65 uint32_t board_map_oprom_vendev(uint32_t vendev);