1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Andreas Heppel <aheppel@sysgo.de>
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
13 #define PCI_CFG_SPACE_SIZE 256
14 #define PCI_CFG_SPACE_EXP_SIZE 4096
17 * Under PCI, each device has 256 bytes of configuration address space,
18 * of which the first 64 bytes are standardized as follows:
20 #define PCI_STD_HEADER_SIZEOF 64
21 #define PCI_VENDOR_ID 0x00 /* 16 bits */
22 #define PCI_DEVICE_ID 0x02 /* 16 bits */
23 #define PCI_COMMAND 0x04 /* 16 bits */
24 #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
25 #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
26 #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */
27 #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */
28 #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */
29 #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */
30 #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */
31 #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */
32 #define PCI_COMMAND_SERR 0x100 /* Enable SERR */
33 #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */
35 #define PCI_STATUS 0x06 /* 16 bits */
36 #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */
37 #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */
38 #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */
39 #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */
40 #define PCI_STATUS_PARITY 0x100 /* Detected parity error */
41 #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */
42 #define PCI_STATUS_DEVSEL_FAST 0x000
43 #define PCI_STATUS_DEVSEL_MEDIUM 0x200
44 #define PCI_STATUS_DEVSEL_SLOW 0x400
45 #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
46 #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
47 #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
48 #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
49 #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
51 #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8
53 #define PCI_REVISION_ID 0x08 /* Revision ID */
54 #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
55 #define PCI_CLASS_DEVICE 0x0a /* Device class */
56 #define PCI_CLASS_CODE 0x0b /* Device class code */
57 #define PCI_CLASS_CODE_TOO_OLD 0x00
58 #define PCI_CLASS_CODE_STORAGE 0x01
59 #define PCI_CLASS_CODE_NETWORK 0x02
60 #define PCI_CLASS_CODE_DISPLAY 0x03
61 #define PCI_CLASS_CODE_MULTIMEDIA 0x04
62 #define PCI_CLASS_CODE_MEMORY 0x05
63 #define PCI_CLASS_CODE_BRIDGE 0x06
64 #define PCI_CLASS_CODE_COMM 0x07
65 #define PCI_CLASS_CODE_PERIPHERAL 0x08
66 #define PCI_CLASS_CODE_INPUT 0x09
67 #define PCI_CLASS_CODE_DOCKING 0x0A
68 #define PCI_CLASS_CODE_PROCESSOR 0x0B
69 #define PCI_CLASS_CODE_SERIAL 0x0C
70 #define PCI_CLASS_CODE_WIRELESS 0x0D
71 #define PCI_CLASS_CODE_I2O 0x0E
72 #define PCI_CLASS_CODE_SATELLITE 0x0F
73 #define PCI_CLASS_CODE_CRYPTO 0x10
74 #define PCI_CLASS_CODE_DATA 0x11
75 /* Base Class 0x12 - 0xFE is reserved */
76 #define PCI_CLASS_CODE_OTHER 0xFF
78 #define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */
79 #define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00
80 #define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01
81 #define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00
82 #define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01
83 #define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02
84 #define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03
85 #define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04
86 #define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05
87 #define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06
88 #define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07
89 #define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80
90 #define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00
91 #define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01
92 #define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02
93 #define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03
94 #define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04
95 #define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05
96 #define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06
97 #define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80
98 #define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00
99 #define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01
100 #define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02
101 #define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80
102 #define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00
103 #define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01
104 #define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02
105 #define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80
106 #define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00
107 #define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01
108 #define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80
109 #define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00
110 #define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01
111 #define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02
112 #define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03
113 #define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04
114 #define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05
115 #define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06
116 #define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07
117 #define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08
118 #define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09
119 #define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A
120 #define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80
121 #define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00
122 #define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01
123 #define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02
124 #define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03
125 #define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04
126 #define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05
127 #define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80
128 #define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00
129 #define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01
130 #define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02
131 #define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03
132 #define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04
133 #define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05
134 #define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80
135 #define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00
136 #define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01
137 #define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02
138 #define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03
139 #define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04
140 #define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80
141 #define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00
142 #define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80
143 #define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00
144 #define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01
145 #define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02
146 #define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10
147 #define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20
148 #define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30
149 #define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40
150 #define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00
151 #define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01
152 #define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02
153 #define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03
154 #define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04
155 #define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05
156 #define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06
157 #define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07
158 #define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08
159 #define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09
160 #define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00
161 #define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01
162 #define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10
163 #define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11
164 #define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12
165 #define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20
166 #define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21
167 #define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80
168 #define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00
169 #define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01
170 #define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02
171 #define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03
172 #define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04
173 #define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00
174 #define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
175 #define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80
176 #define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00
177 #define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01
178 #define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10
179 #define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20
180 #define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80
182 #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
183 #define PCI_LATENCY_TIMER 0x0d /* 8 bits */
184 #define PCI_HEADER_TYPE 0x0e /* 8 bits */
185 #define PCI_HEADER_TYPE_NORMAL 0
186 #define PCI_HEADER_TYPE_BRIDGE 1
187 #define PCI_HEADER_TYPE_CARDBUS 2
189 #define PCI_BIST 0x0f /* 8 bits */
190 #define PCI_BIST_CODE_MASK 0x0f /* Return result */
191 #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */
192 #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */
195 * Base addresses specify locations in memory or I/O space.
196 * Decoded size can be determined by writing a value of
197 * 0xffffffff to the register, and reading it back. Only
198 * 1 bits are decoded.
200 #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
201 #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */
202 #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */
203 #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */
204 #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */
205 #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */
206 #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */
207 #define PCI_BASE_ADDRESS_SPACE_IO 0x01
208 #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
209 #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
210 #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */
211 #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */
212 #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
213 #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
214 #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL)
215 #define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL)
216 /* bit 1 is reserved if address_space = 1 */
218 /* Header type 0 (normal devices) */
219 #define PCI_CARDBUS_CIS 0x28
220 #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
221 #define PCI_SUBSYSTEM_ID 0x2e
222 #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
223 #define PCI_ROM_ADDRESS_ENABLE 0x01
224 #define PCI_ROM_ADDRESS_MASK (~0x7ffULL)
226 #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
228 /* 0x35-0x3b are reserved */
229 #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
230 #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
231 #define PCI_MIN_GNT 0x3e /* 8 bits */
232 #define PCI_MAX_LAT 0x3f /* 8 bits */
234 #define PCI_INTERRUPT_LINE_DISABLE 0xff
236 /* Header type 1 (PCI-to-PCI bridges) */
237 #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
238 #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
239 #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
240 #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */
241 #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
242 #define PCI_IO_LIMIT 0x1d
243 #define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */
244 #define PCI_IO_RANGE_TYPE_16 0x00
245 #define PCI_IO_RANGE_TYPE_32 0x01
246 #define PCI_IO_RANGE_MASK ~0x0f
247 #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
248 #define PCI_MEMORY_BASE 0x20 /* Memory range behind */
249 #define PCI_MEMORY_LIMIT 0x22
250 #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f
251 #define PCI_MEMORY_RANGE_MASK ~0x0f
252 #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
253 #define PCI_PREF_MEMORY_LIMIT 0x26
254 #define PCI_PREF_RANGE_TYPE_MASK 0x0f
255 #define PCI_PREF_RANGE_TYPE_32 0x00
256 #define PCI_PREF_RANGE_TYPE_64 0x01
257 #define PCI_PREF_RANGE_MASK ~0x0f
258 #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */
259 #define PCI_PREF_LIMIT_UPPER32 0x2c
260 #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
261 #define PCI_IO_LIMIT_UPPER16 0x32
262 /* 0x34 same as for htype 0 */
263 /* 0x35-0x3b is reserved */
264 #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
265 /* 0x3c-0x3d are same as for htype 0 */
266 #define PCI_BRIDGE_CONTROL 0x3e
267 #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */
268 #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */
269 #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */
270 #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */
271 #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */
272 #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */
273 #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */
275 /* Header type 2 (CardBus bridges) */
276 #define PCI_CB_CAPABILITY_LIST 0x14
278 #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */
279 #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */
280 #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */
281 #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */
282 #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */
283 #define PCI_CB_MEMORY_BASE_0 0x1c
284 #define PCI_CB_MEMORY_LIMIT_0 0x20
285 #define PCI_CB_MEMORY_BASE_1 0x24
286 #define PCI_CB_MEMORY_LIMIT_1 0x28
287 #define PCI_CB_IO_BASE_0 0x2c
288 #define PCI_CB_IO_BASE_0_HI 0x2e
289 #define PCI_CB_IO_LIMIT_0 0x30
290 #define PCI_CB_IO_LIMIT_0_HI 0x32
291 #define PCI_CB_IO_BASE_1 0x34
292 #define PCI_CB_IO_BASE_1_HI 0x36
293 #define PCI_CB_IO_LIMIT_1 0x38
294 #define PCI_CB_IO_LIMIT_1_HI 0x3a
295 #define PCI_CB_IO_RANGE_MASK ~0x03
296 /* 0x3c-0x3d are same as for htype 0 */
297 #define PCI_CB_BRIDGE_CONTROL 0x3e
298 #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */
299 #define PCI_CB_BRIDGE_CTL_SERR 0x02
300 #define PCI_CB_BRIDGE_CTL_ISA 0x04
301 #define PCI_CB_BRIDGE_CTL_VGA 0x08
302 #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
303 #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */
304 #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */
305 #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */
306 #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
307 #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
308 #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
309 #define PCI_CB_SUBSYSTEM_ID 0x42
310 #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */
311 /* 0x48-0x7f reserved */
313 /* Capability lists */
315 #define PCI_CAP_LIST_ID 0 /* Capability ID */
316 #define PCI_CAP_ID_PM 0x01 /* Power Management */
317 #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */
318 #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */
319 #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */
320 #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */
321 #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */
322 #define PCI_CAP_ID_PCIX 0x07 /* PCI-X */
323 #define PCI_CAP_ID_HT 0x08 /* HyperTransport */
324 #define PCI_CAP_ID_VNDR 0x09 /* Vendor-Specific */
325 #define PCI_CAP_ID_DBG 0x0A /* Debug port */
326 #define PCI_CAP_ID_CCRC 0x0B /* CompactPCI Central Resource Control */
327 #define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */
328 #define PCI_CAP_ID_SSVID 0x0D /* Bridge subsystem vendor/device ID */
329 #define PCI_CAP_ID_AGP3 0x0E /* AGP Target PCI-PCI bridge */
330 #define PCI_CAP_ID_SECDEV 0x0F /* Secure Device */
331 #define PCI_CAP_ID_EXP 0x10 /* PCI Express */
332 #define PCI_CAP_ID_MSIX 0x11 /* MSI-X */
333 #define PCI_CAP_ID_SATA 0x12 /* SATA Data/Index Conf. */
334 #define PCI_CAP_ID_AF 0x13 /* PCI Advanced Features */
335 #define PCI_CAP_ID_EA 0x14 /* PCI Enhanced Allocation */
336 #define PCI_CAP_ID_MAX PCI_CAP_ID_EA
337 #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
338 #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */
339 #define PCI_CAP_SIZEOF 4
341 /* Power Management Registers */
343 #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */
344 #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */
345 #define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */
346 #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */
347 #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */
348 #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */
349 #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */
350 #define PCI_PM_CTRL 4 /* PM control and status register */
351 #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */
352 #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */
353 #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */
354 #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */
355 #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */
356 #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */
357 #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */
358 #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */
359 #define PCI_PM_DATA_REGISTER 7 /* (??) */
360 #define PCI_PM_SIZEOF 8
364 #define PCI_AGP_VERSION 2 /* BCD version number */
365 #define PCI_AGP_RFU 3 /* Rest of capability flags */
366 #define PCI_AGP_STATUS 4 /* Status register */
367 #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */
368 #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */
369 #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */
370 #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */
371 #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */
372 #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */
373 #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */
374 #define PCI_AGP_COMMAND 8 /* Control register */
375 #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */
376 #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */
377 #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */
378 #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */
379 #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */
380 #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */
381 #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */
382 #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */
383 #define PCI_AGP_SIZEOF 12
385 /* PCI-X registers */
387 #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */
388 #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */
389 #define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */
390 #define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */
391 #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */
394 /* Slot Identification */
396 #define PCI_SID_ESR 2 /* Expansion Slot Register */
397 #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */
398 #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */
399 #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */
401 /* Message Signalled Interrupts registers */
403 #define PCI_MSI_FLAGS 2 /* Various flags */
404 #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */
405 #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */
406 #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */
407 #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */
408 #define PCI_MSI_FLAGS_MASKBIT 0x0100 /* Per-vector masking capable */
409 #define PCI_MSI_RFU 3 /* Rest of capability flags */
410 #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */
411 #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
412 #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */
413 #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */
415 #define PCI_MAX_PCI_DEVICES 32
416 #define PCI_MAX_PCI_FUNCTIONS 8
418 #define PCI_FIND_CAP_TTL 0x48
419 #define CAP_START_POS 0x40
421 /* Extended Capabilities (PCI-X 2.0 and Express) */
422 #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff)
423 #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf)
424 #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc)
426 #define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */
427 #define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */
428 #define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */
429 #define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */
430 #define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */
431 #define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */
432 #define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */
433 #define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */
434 #define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */
435 #define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */
436 #define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor-Specific */
437 #define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */
438 #define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */
439 #define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */
440 #define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */
441 #define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */
442 #define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */
443 #define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */
444 #define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */
445 #define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* Reserved for AMD */
446 #define PCI_EXT_CAP_ID_REBAR 0x15 /* Resizable BAR */
447 #define PCI_EXT_CAP_ID_DPA 0x16 /* Dynamic Power Allocation */
448 #define PCI_EXT_CAP_ID_TPH 0x17 /* TPH Requester */
449 #define PCI_EXT_CAP_ID_LTR 0x18 /* Latency Tolerance Reporting */
450 #define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe Capability */
451 #define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */
452 #define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */
453 #define PCI_EXT_CAP_ID_DPC 0x1D /* Downstream Port Containment */
454 #define PCI_EXT_CAP_ID_L1SS 0x1E /* L1 PM Substates */
455 #define PCI_EXT_CAP_ID_PTM 0x1F /* Precision Time Measurement */
456 #define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PTM
458 /* Enhanced Allocation Registers */
459 #define PCI_EA_NUM_ENT 2 /* Number of Capability Entries */
460 #define PCI_EA_NUM_ENT_MASK 0x3f /* Num Entries Mask */
461 #define PCI_EA_FIRST_ENT 4 /* First EA Entry in List */
462 #define PCI_EA_ES 0x00000007 /* Entry Size */
463 #define PCI_EA_BEI 0x000000f0 /* BAR Equivalent Indicator */
464 /* Base, MaxOffset registers */
465 /* bit 0 is reserved */
466 #define PCI_EA_IS_64 0x00000002 /* 64-bit field flag */
467 #define PCI_EA_FIELD_MASK 0xfffffffc /* For Base & Max Offset */
469 /* PCI Express capabilities */
470 #define PCI_EXP_DEVCAP 4 /* Device capabilities */
471 #define PCI_EXP_DEVCAP_FLR 0x10000000 /* Function Level Reset */
472 #define PCI_EXP_DEVCTL 8 /* Device Control */
473 #define PCI_EXP_DEVCTL_BCR_FLR 0x8000 /* Bridge Configuration Retry / FLR */
475 /* Include the ID list */
481 #ifdef CONFIG_SYS_PCI_64BIT
482 typedef u64 pci_addr_t;
483 typedef u64 pci_size_t;
485 typedef u32 pci_addr_t;
486 typedef u32 pci_size_t;
490 pci_addr_t bus_start; /* Start on the bus */
491 phys_addr_t phys_start; /* Start in physical address space */
492 pci_size_t size; /* Size */
493 unsigned long flags; /* Resource flags */
495 pci_addr_t bus_lower;
498 #define PCI_REGION_MEM 0x00000000 /* PCI memory space */
499 #define PCI_REGION_IO 0x00000001 /* PCI IO space */
500 #define PCI_REGION_TYPE 0x00000001
501 #define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */
503 #define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */
504 #define PCI_REGION_RO 0x00000200 /* Read-only memory */
506 static inline void pci_set_region(struct pci_region *reg,
507 pci_addr_t bus_start,
508 phys_addr_t phys_start,
510 unsigned long flags) {
511 reg->bus_start = bus_start;
512 reg->phys_start = phys_start;
517 typedef int pci_dev_t;
519 #define PCI_BUS(d) (((d) >> 16) & 0xff)
522 * Please note the difference in DEVFN usage in U-Boot vs Linux. U-Boot
523 * uses DEVFN in bits 15-8 but Linux instead expects DEVFN in bits 7-0.
524 * Please see the Linux header include/uapi/linux/pci.h for more details.
525 * This is relevant for the following macros:
526 * PCI_DEV, PCI_FUNC, PCI_DEVFN
527 * The U-Boot macro PCI_DEV is equivalent to the Linux PCI_SLOT version with
528 * the remark from above (input d in bits 15-8 instead of 7-0.
530 #define PCI_DEV(d) (((d) >> 11) & 0x1f)
531 #define PCI_FUNC(d) (((d) >> 8) & 0x7)
532 #define PCI_DEVFN(d, f) ((d) << 11 | (f) << 8)
534 #define PCI_MASK_BUS(bdf) ((bdf) & 0xffff)
535 #define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn))
536 #define PCI_BDF(b, d, f) ((b) << 16 | PCI_DEVFN(d, f))
537 #define PCI_VENDEV(v, d) (((v) << 16) | (d))
538 #define PCI_ANY_ID (~0)
540 struct pci_device_id {
541 unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
542 unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */
543 unsigned int class, class_mask; /* (class,subclass,prog-if) triplet */
544 unsigned long driver_data; /* Data private to the driver */
547 struct pci_controller;
549 struct pci_config_table {
550 unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
551 unsigned int class; /* Class ID, or PCI_ANY_ID */
552 unsigned int bus; /* Bus number, or PCI_ANY_ID */
553 unsigned int dev; /* Device number, or PCI_ANY_ID */
554 unsigned int func; /* Function number, or PCI_ANY_ID */
556 void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
557 struct pci_config_table *);
558 unsigned long priv[3];
561 extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
562 struct pci_config_table *);
563 extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
564 struct pci_config_table *);
566 #define MAX_PCI_REGIONS 7
568 #define INDIRECT_TYPE_NO_PCIE_LINK 1
571 * Structure of a PCI controller (host bridge)
573 * With driver model this is dev_get_uclass_priv(bus)
575 struct pci_controller {
578 struct udevice *ctlr;
580 struct pci_controller *next;
586 volatile unsigned int *cfg_addr;
587 volatile unsigned char *cfg_data;
592 * TODO(sjg@chromium.org): With driver model we use struct
593 * pci_controller for both the controller and any bridge devices
594 * attached to it. But there is only one region list and it is in the
595 * top-level controller.
597 * This could be changed so that struct pci_controller is only used
598 * for PCI controllers and a separate UCLASS (or perhaps
599 * UCLASS_PCI_GENERIC) is used for bridges.
601 struct pci_region regions[MAX_PCI_REGIONS];
604 struct pci_config_table *config_table;
606 void (*fixup_irq)(struct pci_controller *, pci_dev_t);
607 #ifndef CONFIG_DM_PCI
608 /* Low-level architecture-dependent routines */
609 int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
610 int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
611 int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
612 int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
613 int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
614 int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
617 /* Used by auto config */
618 struct pci_region *pci_mem, *pci_io, *pci_prefetch;
620 #ifndef CONFIG_DM_PCI
627 #ifndef CONFIG_DM_PCI
628 static inline void pci_set_ops(struct pci_controller *hose,
629 int (*read_byte)(struct pci_controller*,
630 pci_dev_t, int where, u8 *),
631 int (*read_word)(struct pci_controller*,
632 pci_dev_t, int where, u16 *),
633 int (*read_dword)(struct pci_controller*,
634 pci_dev_t, int where, u32 *),
635 int (*write_byte)(struct pci_controller*,
636 pci_dev_t, int where, u8),
637 int (*write_word)(struct pci_controller*,
638 pci_dev_t, int where, u16),
639 int (*write_dword)(struct pci_controller*,
640 pci_dev_t, int where, u32)) {
641 hose->read_byte = read_byte;
642 hose->read_word = read_word;
643 hose->read_dword = read_dword;
644 hose->write_byte = write_byte;
645 hose->write_word = write_word;
646 hose->write_dword = write_dword;
650 #ifdef CONFIG_PCI_INDIRECT_BRIDGE
651 extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
654 #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
655 extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
656 pci_addr_t addr, unsigned long flags);
657 extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
658 phys_addr_t addr, unsigned long flags);
660 #define pci_phys_to_bus(dev, addr, flags) \
661 pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
662 #define pci_bus_to_phys(dev, addr, flags) \
663 pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
665 #define pci_virt_to_bus(dev, addr, flags) \
666 pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
667 (virt_to_phys(addr)), (flags))
668 #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
669 map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
673 #define pci_phys_to_mem(dev, addr) \
674 pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
675 #define pci_mem_to_phys(dev, addr) \
676 pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
677 #define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
678 #define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
680 #define pci_virt_to_mem(dev, addr) \
681 pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
682 #define pci_mem_to_virt(dev, addr, len, map_flags) \
683 pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
684 #define pci_virt_to_io(dev, addr) \
685 pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
686 #define pci_io_to_virt(dev, addr, len, map_flags) \
687 pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
689 /* For driver model these are defined in macros in pci_compat.c */
690 extern int pci_hose_read_config_byte(struct pci_controller *hose,
691 pci_dev_t dev, int where, u8 *val);
692 extern int pci_hose_read_config_word(struct pci_controller *hose,
693 pci_dev_t dev, int where, u16 *val);
694 extern int pci_hose_read_config_dword(struct pci_controller *hose,
695 pci_dev_t dev, int where, u32 *val);
696 extern int pci_hose_write_config_byte(struct pci_controller *hose,
697 pci_dev_t dev, int where, u8 val);
698 extern int pci_hose_write_config_word(struct pci_controller *hose,
699 pci_dev_t dev, int where, u16 val);
700 extern int pci_hose_write_config_dword(struct pci_controller *hose,
701 pci_dev_t dev, int where, u32 val);
704 #ifndef CONFIG_DM_PCI
705 extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
706 extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
707 extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
708 extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
709 extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
710 extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
713 void pciauto_region_init(struct pci_region *res);
714 void pciauto_region_align(struct pci_region *res, pci_size_t size);
715 void pciauto_config_init(struct pci_controller *hose);
718 * pciauto_region_allocate() - Allocate resources from a PCI resource region
720 * Allocates @size bytes from the PCI resource @res. If @supports_64bit is
721 * false, the result will be guaranteed to fit in 32 bits.
723 * @res: PCI region to allocate from
724 * @size: Amount of bytes to allocate
725 * @bar: Returns the PCI bus address of the allocated resource
726 * @supports_64bit: Whether to allow allocations above the 32-bit boundary
727 * @return 0 if successful, -1 on failure
729 int pciauto_region_allocate(struct pci_region *res, pci_size_t size,
730 pci_addr_t *bar, bool supports_64bit);
732 #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
733 extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
734 pci_dev_t dev, int where, u8 *val);
735 extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
736 pci_dev_t dev, int where, u16 *val);
737 extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
738 pci_dev_t dev, int where, u8 val);
739 extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
740 pci_dev_t dev, int where, u16 val);
742 extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
743 extern void pci_register_hose(struct pci_controller* hose);
744 extern struct pci_controller* pci_bus_to_hose(int bus);
745 extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
746 extern struct pci_controller *pci_get_hose_head(void);
748 extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
749 extern int pci_hose_scan(struct pci_controller *hose);
750 extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
752 extern void pciauto_setup_device(struct pci_controller *hose,
753 pci_dev_t dev, int bars_num,
754 struct pci_region *mem,
755 struct pci_region *prefetch,
756 struct pci_region *io);
757 extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
758 pci_dev_t dev, int sub_bus);
759 extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
760 pci_dev_t dev, int sub_bus);
761 extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
763 extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
764 extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
765 pci_dev_t pci_find_class(unsigned int find_class, int index);
767 extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
769 extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
771 extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
774 int pci_find_next_ext_capability(struct pci_controller *hose,
775 pci_dev_t dev, int start, int cap);
776 int pci_hose_find_ext_capability(struct pci_controller *hose,
777 pci_dev_t dev, int cap);
779 #ifdef CONFIG_PCI_FIXUP_DEV
780 extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
781 unsigned short vendor,
782 unsigned short device,
783 unsigned short class);
785 #endif /* !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) */
787 const char * pci_class_str(u8 class);
788 int pci_last_busno(void);
790 #ifdef CONFIG_MPC85xx
791 extern void pci_mpc85xx_init (struct pci_controller *hose);
794 #ifdef CONFIG_PCIE_IMX
795 extern void imx_pcie_remove(void);
798 #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
800 * pci_write_bar32() - Write the address of a BAR including control bits
802 * This writes a raw address (with control bits) to a bar. This can be used
803 * with devices which require hard-coded addresses, not part of the normal
804 * PCI enumeration process.
806 * @hose: PCI hose to use
807 * @dev: PCI device to update
808 * @barnum: BAR number (0-5)
809 * @addr: BAR address with control bits
811 void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
815 * pci_read_bar32() - read the address of a bar
817 * @hose: PCI hose to use
818 * @dev: PCI device to inspect
819 * @barnum: BAR number (0-5)
820 * @return address of the bar, masking out any control bits
822 u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
825 * pci_hose_find_devices() - Find devices by vendor/device ID
827 * @hose: PCI hose to search
828 * @busnum: Bus number to search
829 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
830 * @indexp: Pointer to device index to find. To find the first matching
831 * device, pass 0; to find the second, pass 1, etc. This
832 * parameter is decremented for each non-matching device so
833 * can be called repeatedly.
835 pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
836 struct pci_device_id *ids, int *indexp);
837 #endif /* !CONFIG_DM_PCI || CONFIG_DM_PCI_COMPAT */
839 /* Access sizes for PCI reads and writes */
850 * struct pci_child_platdata - information stored about each PCI device
852 * Every device on a PCI bus has this per-child data.
854 * It can be accessed using dev_get_parent_platdata(dev) if dev->parent is a
855 * PCI bus (i.e. UCLASS_PCI)
857 * @devfn: Encoded device and function index - see PCI_DEVFN()
858 * @vendor: PCI vendor ID (see pci_ids.h)
859 * @device: PCI device ID (see pci_ids.h)
860 * @class: PCI class, 3 bytes: (base, sub, prog-if)
862 struct pci_child_platdata {
864 unsigned short vendor;
865 unsigned short device;
869 /* PCI bus operations */
872 * read_config() - Read a PCI configuration value
874 * PCI buses must support reading and writing configuration values
875 * so that the bus can be scanned and its devices configured.
877 * Normally PCI_BUS(@bdf) is the same as @bus->seq, but not always.
878 * If bridges exist it is possible to use the top-level bus to
879 * access a sub-bus. In that case @bus will be the top-level bus
880 * and PCI_BUS(bdf) will be a different (higher) value
882 * @bus: Bus to read from
883 * @bdf: Bus, device and function to read
884 * @offset: Byte offset within the device's configuration space
885 * @valuep: Place to put the returned value
887 * @return 0 if OK, -ve on error
889 int (*read_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
890 ulong *valuep, enum pci_size_t size);
892 * write_config() - Write a PCI configuration value
894 * @bus: Bus to write to
895 * @bdf: Bus, device and function to write
896 * @offset: Byte offset within the device's configuration space
897 * @value: Value to write
899 * @return 0 if OK, -ve on error
901 int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
902 ulong value, enum pci_size_t size);
905 /* Get access to a PCI bus' operations */
906 #define pci_get_ops(dev) ((struct dm_pci_ops *)(dev)->driver->ops)
909 * dm_pci_get_bdf() - Get the BDF value for a device
911 * @dev: Device to check
912 * @return bus/device/function value (see PCI_BDF())
914 pci_dev_t dm_pci_get_bdf(struct udevice *dev);
917 * pci_bind_bus_devices() - scan a PCI bus and bind devices
919 * Scan a PCI bus looking for devices. Bind each one that is found. If
920 * devices are already bound that match the scanned devices, just update the
921 * child data so that the device can be used correctly (this happens when
922 * the device tree describes devices we expect to see on the bus).
924 * Devices that are bound in this way will use a generic PCI driver which
925 * does nothing. The device can still be accessed but will not provide any
928 * @bus: Bus containing devices to bind
929 * @return 0 if OK, -ve on error
931 int pci_bind_bus_devices(struct udevice *bus);
934 * pci_auto_config_devices() - configure bus devices ready for use
936 * This works through all devices on a bus by scanning the driver model
937 * data structures (normally these have been set up by pci_bind_bus_devices()
940 * Space is allocated for each PCI base address register (BAR) so that the
941 * devices are mapped into memory and I/O space ready for use.
943 * @bus: Bus containing devices to bind
944 * @return 0 if OK, -ve on error
946 int pci_auto_config_devices(struct udevice *bus);
949 * dm_pci_bus_find_bdf() - Find a device given its PCI bus address
951 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
952 * @devp: Returns the device for this address, if found
953 * @return 0 if OK, -ENODEV if not found
955 int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
958 * pci_bus_find_devfn() - Find a device on a bus
960 * @find_devfn: PCI device address (device and function only)
961 * @devp: Returns the device for this address, if found
962 * @return 0 if OK, -ENODEV if not found
964 int pci_bus_find_devfn(struct udevice *bus, pci_dev_t find_devfn,
965 struct udevice **devp);
968 * pci_find_first_device() - return the first available PCI device
970 * This function and pci_find_first_device() allow iteration through all
971 * available PCI devices on all buses. Assuming there are any, this will
972 * return the first one.
974 * @devp: Set to the first available device, or NULL if no more are left
976 * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
978 int pci_find_first_device(struct udevice **devp);
981 * pci_find_next_device() - return the next available PCI device
983 * Finds the next available PCI device after the one supplied, or sets @devp
984 * to NULL if there are no more.
986 * @devp: On entry, the last device returned. Set to the next available
987 * device, or NULL if no more are left or we got an error
988 * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
990 int pci_find_next_device(struct udevice **devp);
993 * pci_get_ff() - Returns a mask for the given access size
996 * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for
999 int pci_get_ff(enum pci_size_t size);
1002 * pci_bus_find_devices () - Find devices on a bus
1004 * @bus: Bus to search
1005 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
1006 * @indexp: Pointer to device index to find. To find the first matching
1007 * device, pass 0; to find the second, pass 1, etc. This
1008 * parameter is decremented for each non-matching device so
1009 * can be called repeatedly.
1010 * @devp: Returns matching device if found
1011 * @return 0 if found, -ENODEV if not
1013 int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids,
1014 int *indexp, struct udevice **devp);
1017 * pci_find_device_id() - Find a device on any bus
1019 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
1020 * @index: Index number of device to find, 0 for the first match, 1 for
1022 * @devp: Returns matching device if found
1023 * @return 0 if found, -ENODEV if not
1025 int pci_find_device_id(struct pci_device_id *ids, int index,
1026 struct udevice **devp);
1029 * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices
1031 * This probes the given bus which causes it to be scanned for devices. The
1032 * devices will be bound but not probed.
1034 * @hose specifies the PCI hose that will be used for the scan. This is
1035 * always a top-level bus with uclass UCLASS_PCI. The bus to scan is
1036 * in @bdf, and is a subordinate bus reachable from @hose.
1038 * @hose: PCI hose to scan
1039 * @bdf: PCI bus address to scan (PCI_BUS(bdf) is the bus number)
1040 * @return 0 if OK, -ve on error
1042 int dm_pci_hose_probe_bus(struct udevice *bus);
1045 * pci_bus_read_config() - Read a configuration value from a device
1047 * TODO(sjg@chromium.org): We should be able to pass just a device and have
1048 * it do the right thing. It would be good to have that function also.
1050 * @bus: Bus to read from
1051 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
1052 * @offset: Register offset to read
1053 * @valuep: Place to put the returned value
1054 * @size: Access size
1055 * @return 0 if OK, -ve on error
1057 int pci_bus_read_config(struct udevice *bus, pci_dev_t bdf, int offset,
1058 unsigned long *valuep, enum pci_size_t size);
1061 * pci_bus_write_config() - Write a configuration value to a device
1063 * @bus: Bus to write from
1064 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
1065 * @offset: Register offset to write
1066 * @value: Value to write
1067 * @size: Access size
1068 * @return 0 if OK, -ve on error
1070 int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
1071 unsigned long value, enum pci_size_t size);
1074 * pci_bus_clrset_config32() - Update a configuration value for a device
1076 * The register at @offset is updated to (oldvalue & ~clr) | set.
1078 * @bus: Bus to access
1079 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
1080 * @offset: Register offset to update
1081 * @clr: Bits to clear
1083 * @return 0 if OK, -ve on error
1085 int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
1089 * Driver model PCI config access functions. Use these in preference to others
1090 * when you have a valid device
1092 int dm_pci_read_config(struct udevice *dev, int offset, unsigned long *valuep,
1093 enum pci_size_t size);
1095 int dm_pci_read_config8(struct udevice *dev, int offset, u8 *valuep);
1096 int dm_pci_read_config16(struct udevice *dev, int offset, u16 *valuep);
1097 int dm_pci_read_config32(struct udevice *dev, int offset, u32 *valuep);
1099 int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
1100 enum pci_size_t size);
1102 int dm_pci_write_config8(struct udevice *dev, int offset, u8 value);
1103 int dm_pci_write_config16(struct udevice *dev, int offset, u16 value);
1104 int dm_pci_write_config32(struct udevice *dev, int offset, u32 value);
1107 * These permit convenient read/modify/write on PCI configuration. The
1108 * register is updated to (oldvalue & ~clr) | set.
1110 int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set);
1111 int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set);
1112 int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set);
1115 * The following functions provide access to the above without needing the
1116 * size parameter. We are trying to encourage the use of the 8/16/32-style
1117 * functions, rather than byte/word/dword. But both are supported.
1119 int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
1120 int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
1121 int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
1122 int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
1123 int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
1124 int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
1127 * pci_generic_mmap_write_config() - Generic helper for writing to
1128 * memory-mapped PCI configuration space.
1129 * @bus: Pointer to the PCI bus
1130 * @addr_f: Callback for calculating the config space address
1131 * @bdf: Identifies the PCI device to access
1132 * @offset: The offset into the device's configuration space
1133 * @value: The value to write
1134 * @size: Indicates the size of access to perform
1136 * Write the value @value of size @size from offset @offset within the
1137 * configuration space of the device identified by the bus, device & function
1138 * numbers in @bdf on the PCI bus @bus. The callback function @addr_f is
1139 * responsible for calculating the CPU address of the respective configuration
1142 * Return: 0 on success, else -EINVAL
1144 int pci_generic_mmap_write_config(
1145 struct udevice *bus,
1146 int (*addr_f)(struct udevice *bus, pci_dev_t bdf, uint offset, void **addrp),
1150 enum pci_size_t size);
1153 * pci_generic_mmap_read_config() - Generic helper for reading from
1154 * memory-mapped PCI configuration space.
1155 * @bus: Pointer to the PCI bus
1156 * @addr_f: Callback for calculating the config space address
1157 * @bdf: Identifies the PCI device to access
1158 * @offset: The offset into the device's configuration space
1159 * @valuep: A pointer at which to store the read value
1160 * @size: Indicates the size of access to perform
1162 * Read a value of size @size from offset @offset within the configuration
1163 * space of the device identified by the bus, device & function numbers in @bdf
1164 * on the PCI bus @bus. The callback function @addr_f is responsible for
1165 * calculating the CPU address of the respective configuration space offset.
1167 * Return: 0 on success, else -EINVAL
1169 int pci_generic_mmap_read_config(
1170 struct udevice *bus,
1171 int (*addr_f)(struct udevice *bus, pci_dev_t bdf, uint offset, void **addrp),
1175 enum pci_size_t size);
1177 #ifdef CONFIG_DM_PCI_COMPAT
1178 /* Compatibility with old naming */
1179 static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
1182 return pci_write_config32(pcidev, offset, value);
1185 /* Compatibility with old naming */
1186 static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
1189 return pci_write_config16(pcidev, offset, value);
1192 /* Compatibility with old naming */
1193 static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
1196 return pci_write_config8(pcidev, offset, value);
1199 /* Compatibility with old naming */
1200 static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
1203 return pci_read_config32(pcidev, offset, valuep);
1206 /* Compatibility with old naming */
1207 static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
1210 return pci_read_config16(pcidev, offset, valuep);
1213 /* Compatibility with old naming */
1214 static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
1217 return pci_read_config8(pcidev, offset, valuep);
1219 #endif /* CONFIG_DM_PCI_COMPAT */
1222 * dm_pciauto_config_device() - configure a device ready for use
1224 * Space is allocated for each PCI base address register (BAR) so that the
1225 * devices are mapped into memory and I/O space ready for use.
1227 * @dev: Device to configure
1228 * @return 0 if OK, -ve on error
1230 int dm_pciauto_config_device(struct udevice *dev);
1233 * pci_conv_32_to_size() - convert a 32-bit read value to the given size
1235 * Some PCI buses must always perform 32-bit reads. The data must then be
1236 * shifted and masked to reflect the required access size and offset. This
1237 * function performs this transformation.
1239 * @value: Value to transform (32-bit value read from @offset & ~3)
1240 * @offset: Register offset that was read
1241 * @size: Required size of the result
1242 * @return the value that would have been obtained if the read had been
1243 * performed at the given offset with the correct size
1245 ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size);
1248 * pci_conv_size_to_32() - update a 32-bit value to prepare for a write
1250 * Some PCI buses must always perform 32-bit writes. To emulate a smaller
1251 * write the old 32-bit data must be read, updated with the required new data
1252 * and written back as a 32-bit value. This function performs the
1253 * transformation from the old value to the new value.
1255 * @value: Value to transform (32-bit value read from @offset & ~3)
1256 * @offset: Register offset that should be written
1257 * @size: Required size of the write
1258 * @return the value that should be written as a 32-bit access to @offset & ~3.
1260 ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
1261 enum pci_size_t size);
1264 * pci_get_controller() - obtain the controller to use for a bus
1266 * @dev: Device to check
1267 * @return pointer to the controller device for this bus
1269 struct udevice *pci_get_controller(struct udevice *dev);
1272 * pci_get_regions() - obtain pointers to all the region types
1274 * @dev: Device to check
1275 * @iop: Returns a pointer to the I/O region, or NULL if none
1276 * @memp: Returns a pointer to the memory region, or NULL if none
1277 * @prefp: Returns a pointer to the pre-fetch region, or NULL if none
1278 * @return the number of non-NULL regions returned, normally 3
1280 int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1281 struct pci_region **memp, struct pci_region **prefp);
1284 * dm_pci_write_bar32() - Write the address of a BAR
1286 * This writes a raw address to a bar
1288 * @dev: PCI device to update
1289 * @barnum: BAR number (0-5)
1290 * @addr: BAR address
1292 void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr);
1295 * dm_pci_read_bar32() - read a base address register from a device
1297 * @dev: Device to check
1298 * @barnum: Bar number to read (numbered from 0)
1299 * @return: value of BAR
1301 u32 dm_pci_read_bar32(struct udevice *dev, int barnum);
1304 * dm_pci_bus_to_phys() - convert a PCI bus address to a physical address
1306 * @dev: Device containing the PCI address
1307 * @addr: PCI address to convert
1308 * @flags: Flags for the region type (PCI_REGION_...)
1309 * @return physical address corresponding to that PCI bus address
1311 phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t addr,
1312 unsigned long flags);
1315 * dm_pci_phys_to_bus() - convert a physical address to a PCI bus address
1317 * @dev: Device containing the bus address
1318 * @addr: Physical address to convert
1319 * @flags: Flags for the region type (PCI_REGION_...)
1320 * @return PCI bus address corresponding to that physical address
1322 pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t addr,
1323 unsigned long flags);
1326 * dm_pci_map_bar() - get a virtual address associated with a BAR region
1328 * Looks up a base address register and finds the physical memory address
1329 * that corresponds to it.
1330 * Can be used for 32b BARs 0-5 on type 0 functions and for 32b BARs 0-1 on
1332 * Can also be used on type 0 functions that support Enhanced Allocation for
1333 * 32b/64b BARs. Note that duplicate BEI entries are not supported.
1335 * @dev: Device to check
1336 * @bar: Bar register offset (PCI_BASE_ADDRESS_...)
1337 * @flags: Flags for the region type (PCI_REGION_...)
1338 * @return: pointer to the virtual address to use or 0 on error
1340 void *dm_pci_map_bar(struct udevice *dev, int bar, int flags);
1343 * dm_pci_find_next_capability() - find a capability starting from an offset
1345 * Tell if a device supports a given PCI capability. Returns the
1346 * address of the requested capability structure within the device's
1347 * PCI configuration space or 0 in case the device does not support it.
1349 * Possible values for @cap:
1351 * %PCI_CAP_ID_MSI Message Signalled Interrupts
1352 * %PCI_CAP_ID_PCIX PCI-X
1353 * %PCI_CAP_ID_EXP PCI Express
1354 * %PCI_CAP_ID_MSIX MSI-X
1356 * See PCI_CAP_ID_xxx for the complete capability ID codes.
1358 * @dev: PCI device to query
1359 * @start: offset to start from
1360 * @cap: capability code
1361 * @return: capability address or 0 if not supported
1363 int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap);
1366 * dm_pci_find_capability() - find a capability
1368 * Tell if a device supports a given PCI capability. Returns the
1369 * address of the requested capability structure within the device's
1370 * PCI configuration space or 0 in case the device does not support it.
1372 * Possible values for @cap:
1374 * %PCI_CAP_ID_MSI Message Signalled Interrupts
1375 * %PCI_CAP_ID_PCIX PCI-X
1376 * %PCI_CAP_ID_EXP PCI Express
1377 * %PCI_CAP_ID_MSIX MSI-X
1379 * See PCI_CAP_ID_xxx for the complete capability ID codes.
1381 * @dev: PCI device to query
1382 * @cap: capability code
1383 * @return: capability address or 0 if not supported
1385 int dm_pci_find_capability(struct udevice *dev, int cap);
1388 * dm_pci_find_next_ext_capability() - find an extended capability
1389 * starting from an offset
1391 * Tell if a device supports a given PCI express extended capability.
1392 * Returns the address of the requested extended capability structure
1393 * within the device's PCI configuration space or 0 in case the device
1394 * does not support it.
1396 * Possible values for @cap:
1398 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1399 * %PCI_EXT_CAP_ID_VC Virtual Channel
1400 * %PCI_EXT_CAP_ID_DSN Device Serial Number
1401 * %PCI_EXT_CAP_ID_PWR Power Budgeting
1403 * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1405 * @dev: PCI device to query
1406 * @start: offset to start from
1407 * @cap: extended capability code
1408 * @return: extended capability address or 0 if not supported
1410 int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap);
1413 * dm_pci_find_ext_capability() - find an extended capability
1415 * Tell if a device supports a given PCI express extended capability.
1416 * Returns the address of the requested extended capability structure
1417 * within the device's PCI configuration space or 0 in case the device
1418 * does not support it.
1420 * Possible values for @cap:
1422 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1423 * %PCI_EXT_CAP_ID_VC Virtual Channel
1424 * %PCI_EXT_CAP_ID_DSN Device Serial Number
1425 * %PCI_EXT_CAP_ID_PWR Power Budgeting
1427 * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1429 * @dev: PCI device to query
1430 * @cap: extended capability code
1431 * @return: extended capability address or 0 if not supported
1433 int dm_pci_find_ext_capability(struct udevice *dev, int cap);
1436 * dm_pci_flr() - Perform FLR if the device suppoorts it
1438 * @dev: PCI device to reset
1439 * @return: 0 if OK, -ENOENT if FLR is not supported by dev
1441 int dm_pci_flr(struct udevice *dev);
1443 #define dm_pci_virt_to_bus(dev, addr, flags) \
1444 dm_pci_phys_to_bus(dev, (virt_to_phys(addr)), (flags))
1445 #define dm_pci_bus_to_virt(dev, addr, flags, len, map_flags) \
1446 map_physmem(dm_pci_bus_to_phys(dev, (addr), (flags)), \
1449 #define dm_pci_phys_to_mem(dev, addr) \
1450 dm_pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
1451 #define dm_pci_mem_to_phys(dev, addr) \
1452 dm_pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
1453 #define dm_pci_phys_to_io(dev, addr) \
1454 dm_pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
1455 #define dm_pci_io_to_phys(dev, addr) \
1456 dm_pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
1458 #define dm_pci_virt_to_mem(dev, addr) \
1459 dm_pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
1460 #define dm_pci_mem_to_virt(dev, addr, len, map_flags) \
1461 dm_pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
1462 #define dm_pci_virt_to_io(dev, addr) \
1463 dm_pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
1464 #define dm_pci_io_to_virt(dev, addr, len, map_flags) \
1465 dm_pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
1468 * dm_pci_find_device() - find a device by vendor/device ID
1470 * @vendor: Vendor ID
1471 * @device: Device ID
1472 * @index: 0 to find the first match, 1 for second, etc.
1473 * @devp: Returns pointer to the device, if found
1474 * @return 0 if found, -ve on error
1476 int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
1477 struct udevice **devp);
1480 * dm_pci_find_class() - find a device by class
1482 * @find_class: 3-byte (24-bit) class value to find
1483 * @index: 0 to find the first match, 1 for second, etc.
1484 * @devp: Returns pointer to the device, if found
1485 * @return 0 if found, -ve on error
1487 int dm_pci_find_class(uint find_class, int index, struct udevice **devp);
1490 * struct dm_pci_emul_ops - PCI device emulator operations
1492 struct dm_pci_emul_ops {
1494 * read_config() - Read a PCI configuration value
1496 * @dev: Emulated device to read from
1497 * @offset: Byte offset within the device's configuration space
1498 * @valuep: Place to put the returned value
1499 * @size: Access size
1500 * @return 0 if OK, -ve on error
1502 int (*read_config)(struct udevice *dev, uint offset, ulong *valuep,
1503 enum pci_size_t size);
1505 * write_config() - Write a PCI configuration value
1507 * @dev: Emulated device to write to
1508 * @offset: Byte offset within the device's configuration space
1509 * @value: Value to write
1510 * @size: Access size
1511 * @return 0 if OK, -ve on error
1513 int (*write_config)(struct udevice *dev, uint offset, ulong value,
1514 enum pci_size_t size);
1516 * read_io() - Read a PCI I/O value
1518 * @dev: Emulated device to read from
1519 * @addr: I/O address to read
1520 * @valuep: Place to put the returned value
1521 * @size: Access size
1522 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1523 * other -ve value on error
1525 int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
1526 enum pci_size_t size);
1528 * write_io() - Write a PCI I/O value
1530 * @dev: Emulated device to write from
1531 * @addr: I/O address to write
1532 * @value: Value to write
1533 * @size: Access size
1534 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1535 * other -ve value on error
1537 int (*write_io)(struct udevice *dev, unsigned int addr,
1538 ulong value, enum pci_size_t size);
1540 * map_physmem() - Map a device into sandbox memory
1542 * @dev: Emulated device to map
1543 * @addr: Memory address, normally corresponding to a PCI BAR.
1544 * The device should have been configured to have a BAR
1546 * @lenp: On entry, the size of the area to map, On exit it is
1547 * updated to the size actually mapped, which may be less
1548 * if the device has less space
1549 * @ptrp: Returns a pointer to the mapped address. The device's
1550 * space can be accessed as @lenp bytes starting here
1551 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1552 * other -ve value on error
1554 int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
1555 unsigned long *lenp, void **ptrp);
1557 * unmap_physmem() - undo a memory mapping
1559 * This must be called after map_physmem() to undo the mapping.
1560 * Some devices can use this to check what has been written into
1561 * their mapped memory and perform an operations they require on it.
1562 * In this way, map/unmap can be used as a sort of handshake between
1563 * the emulated device and its users.
1565 * @dev: Emuated device to unmap
1566 * @vaddr: Mapped memory address, as passed to map_physmem()
1567 * @len: Size of area mapped, as returned by map_physmem()
1568 * @return 0 if OK, -ve on error
1570 int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
1574 /* Get access to a PCI device emulator's operations */
1575 #define pci_get_emul_ops(dev) ((struct dm_pci_emul_ops *)(dev)->driver->ops)
1578 * sandbox_pci_get_emul() - Get the emulation device for a PCI device
1580 * Searches for a suitable emulator for the given PCI bus device
1582 * @bus: PCI bus to search
1583 * @find_devfn: PCI device and function address (PCI_DEVFN())
1584 * @containerp: Returns container device if found
1585 * @emulp: Returns emulated device if found
1586 * @return 0 if found, -ENODEV if not found
1588 int sandbox_pci_get_emul(struct udevice *bus, pci_dev_t find_devfn,
1589 struct udevice **containerp, struct udevice **emulp);
1592 * pci_get_devfn() - Extract the devfn from fdt_pci_addr of the device
1594 * Get devfn from fdt_pci_addr of the specifified device
1597 * @return devfn in bits 15...8 if found, -ENODEV if not found
1599 int pci_get_devfn(struct udevice *dev);
1601 #endif /* CONFIG_DM_PCI */
1604 * PCI_DEVICE - macro used to describe a specific pci device
1605 * @vend: the 16 bit PCI Vendor ID
1606 * @dev: the 16 bit PCI Device ID
1608 * This macro is used to create a struct pci_device_id that matches a
1609 * specific device. The subvendor and subdevice fields will be set to
1612 #define PCI_DEVICE(vend, dev) \
1613 .vendor = (vend), .device = (dev), \
1614 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1617 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
1618 * @vend: the 16 bit PCI Vendor ID
1619 * @dev: the 16 bit PCI Device ID
1620 * @subvend: the 16 bit PCI Subvendor ID
1621 * @subdev: the 16 bit PCI Subdevice ID
1623 * This macro is used to create a struct pci_device_id that matches a
1624 * specific device with subsystem information.
1626 #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
1627 .vendor = (vend), .device = (dev), \
1628 .subvendor = (subvend), .subdevice = (subdev)
1631 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
1632 * @dev_class: the class, subclass, prog-if triple for this device
1633 * @dev_class_mask: the class mask for this device
1635 * This macro is used to create a struct pci_device_id that matches a
1636 * specific PCI class. The vendor, device, subvendor, and subdevice
1637 * fields will be set to PCI_ANY_ID.
1639 #define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \
1640 .class = (dev_class), .class_mask = (dev_class_mask), \
1641 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1642 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1645 * PCI_VDEVICE - macro used to describe a specific pci device in short form
1646 * @vend: the vendor name
1647 * @dev: the 16 bit PCI Device ID
1649 * This macro is used to create a struct pci_device_id that matches a
1650 * specific PCI device. The subvendor, and subdevice fields will be set
1651 * to PCI_ANY_ID. The macro allows the next field to follow as the device
1655 #define PCI_VDEVICE(vend, dev) \
1656 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1657 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1660 * struct pci_driver_entry - Matches a driver to its pci_device_id list
1661 * @driver: Driver to use
1662 * @match: List of match records for this driver, terminated by {}
1664 struct pci_driver_entry {
1665 struct driver *driver;
1666 const struct pci_device_id *match;
1669 #define U_BOOT_PCI_DEVICE(__name, __match) \
1670 ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\
1671 .driver = llsym(struct driver, __name, driver), \
1675 #endif /* __ASSEMBLY__ */