2 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
4 * See file CREDITS for list of people who contributed to this
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
17 #if defined(CONFIG_E300)
21 /* MPC83xx cpu provide RCR register to do reset thing specially
25 /* System reset offset (PowerPC standard)
27 #define EXC_OFF_SYS_RESET 0x0100
28 #define _START_OFFSET EXC_OFF_SYS_RESET
30 /* IMMRBAR - Internal Memory Register Base Address
32 #define CONFIG_DEFAULT_IMMR 0xFF400000 /* Default IMMR base address */
33 #define IMMRBAR 0x0000 /* Register offset to immr */
34 #define IMMRBAR_BASE_ADDR 0xFFF00000 /* Base address mask */
35 #define IMMRBAR_RES ~(IMMRBAR_BASE_ADDR)
37 /* LAWBAR - Local Access Window Base Address Register
39 #define LBLAWBAR0 0x0020 /* Register offset to immr */
40 #define LBLAWAR0 0x0024
41 #define LBLAWBAR1 0x0028
42 #define LBLAWAR1 0x002C
43 #define LBLAWBAR2 0x0030
44 #define LBLAWAR2 0x0034
45 #define LBLAWBAR3 0x0038
46 #define LBLAWAR3 0x003C
47 #define LAWBAR_BAR 0xFFFFF000 /* Base address mask */
49 /* SPRIDR - System Part and Revision ID Register
51 #define SPRIDR_PARTID 0xFFFF0000 /* Part Identification */
52 #define SPRIDR_REVID 0x0000FFFF /* Revision Identification */
54 #define SPR_8349E_REV10 0x80300100
55 #define SPR_8349_REV10 0x80310100
56 #define SPR_8347E_REV10_TBGA 0x80320100
57 #define SPR_8347_REV10_TBGA 0x80330100
58 #define SPR_8347E_REV10_PBGA 0x80340100
59 #define SPR_8347_REV10_PBGA 0x80350100
60 #define SPR_8343E_REV10 0x80360100
61 #define SPR_8343_REV10 0x80370100
63 #define SPR_8349E_REV11 0x80300101
64 #define SPR_8349_REV11 0x80310101
65 #define SPR_8347E_REV11_TBGA 0x80320101
66 #define SPR_8347_REV11_TBGA 0x80330101
67 #define SPR_8347E_REV11_PBGA 0x80340101
68 #define SPR_8347_REV11_PBGA 0x80350101
69 #define SPR_8343E_REV11 0x80360101
70 #define SPR_8343_REV11 0x80370101
72 #define SPR_8349E_REV31 0x80300300
73 #define SPR_8349_REV31 0x80310300
74 #define SPR_8347E_REV31_TBGA 0x80320300
75 #define SPR_8347_REV31_TBGA 0x80330300
76 #define SPR_8347E_REV31_PBGA 0x80340300
77 #define SPR_8347_REV31_PBGA 0x80350300
78 #define SPR_8343E_REV31 0x80360300
79 #define SPR_8343_REV31 0x80370300
81 #define SPR_8360E_REV10 0x80480010
82 #define SPR_8360_REV10 0x80490010
83 #define SPR_8360E_REV11 0x80480011
84 #define SPR_8360_REV11 0x80490011
85 #define SPR_8360E_REV12 0x80480012
86 #define SPR_8360_REV12 0x80490012
87 #define SPR_8360E_REV20 0x80480020
88 #define SPR_8360_REV20 0x80490020
89 #define SPR_8360E_REV21 0x80480021
90 #define SPR_8360_REV21 0x80490021
92 #define SPR_8323E_REV10 0x80620010
93 #define SPR_8323_REV10 0x80630010
94 #define SPR_8321E_REV10 0x80660010
95 #define SPR_8321_REV10 0x80670010
96 #define SPR_8323E_REV11 0x80620011
97 #define SPR_8323_REV11 0x80630011
98 #define SPR_8321E_REV11 0x80660011
99 #define SPR_8321_REV11 0x80670011
101 #define SPR_8313E_REV10 0x80B00010
102 #define SPR_8313_REV10 0x80B10010
103 #define SPR_8311E_REV10 0x80B20010
104 #define SPR_8311_REV10 0x80B30010
105 #define SPR_8315E_REV10 0x80B40010
106 #define SPR_8315_REV10 0x80B50010
107 #define SPR_8314E_REV10 0x80B60010
108 #define SPR_8314_REV10 0x80B70010
110 #define SPR_8379E_REV10 0x80C20010
111 #define SPR_8379_REV10 0x80C30010
112 #define SPR_8378E_REV10 0x80C40010
113 #define SPR_8378_REV10 0x80C50010
114 #define SPR_8377E_REV10 0x80C60010
115 #define SPR_8377_REV10 0x80C70010
117 /* SPCR - System Priority Configuration Register
119 #define SPCR_PCIHPE 0x10000000 /* PCI Highest Priority Enable */
120 #define SPCR_PCIHPE_SHIFT (31-3)
121 #define SPCR_PCIPR 0x03000000 /* PCI bridge system bus request priority */
122 #define SPCR_PCIPR_SHIFT (31-7)
123 #define SPCR_OPT 0x00800000 /* Optimize */
124 #define SPCR_TBEN 0x00400000 /* E300 PowerPC core time base unit enable */
125 #define SPCR_TBEN_SHIFT (31-9)
126 #define SPCR_COREPR 0x00300000 /* E300 PowerPC Core system bus request priority */
127 #define SPCR_COREPR_SHIFT (31-11)
129 #if defined(CONFIG_MPC834X)
130 /* SPCR bits - MPC8349 specific */
131 #define SPCR_TSEC1DP 0x00003000 /* TSEC1 data priority */
132 #define SPCR_TSEC1DP_SHIFT (31-19)
133 #define SPCR_TSEC1BDP 0x00000C00 /* TSEC1 buffer descriptor priority */
134 #define SPCR_TSEC1BDP_SHIFT (31-21)
135 #define SPCR_TSEC1EP 0x00000300 /* TSEC1 emergency priority */
136 #define SPCR_TSEC1EP_SHIFT (31-23)
137 #define SPCR_TSEC2DP 0x00000030 /* TSEC2 data priority */
138 #define SPCR_TSEC2DP_SHIFT (31-27)
139 #define SPCR_TSEC2BDP 0x0000000C /* TSEC2 buffer descriptor priority */
140 #define SPCR_TSEC2BDP_SHIFT (31-29)
141 #define SPCR_TSEC2EP 0x00000003 /* TSEC2 emergency priority */
142 #define SPCR_TSEC2EP_SHIFT (31-31)
144 #elif defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
145 /* SPCR bits - MPC831x and MPC837x specific */
146 #define SPCR_TSECDP 0x00003000 /* TSEC data priority */
147 #define SPCR_TSECDP_SHIFT (31-19)
148 #define SPCR_TSECEP 0x00000C00 /* TSEC emergency priority */
149 #define SPCR_TSECEP_SHIFT (31-21)
150 #define SPCR_TSECBDP 0x00000300 /* TSEC buffer descriptor priority */
151 #define SPCR_TSECBDP_SHIFT (31-23)
154 /* SICRL/H - System I/O Configuration Register Low/High
156 #if defined(CONFIG_MPC834X)
157 /* SICRL bits - MPC8349 specific */
158 #define SICRL_LDP_A 0x80000000
159 #define SICRL_USB1 0x40000000
160 #define SICRL_USB0 0x20000000
161 #define SICRL_UART 0x0C000000
162 #define SICRL_GPIO1_A 0x02000000
163 #define SICRL_GPIO1_B 0x01000000
164 #define SICRL_GPIO1_C 0x00800000
165 #define SICRL_GPIO1_D 0x00400000
166 #define SICRL_GPIO1_E 0x00200000
167 #define SICRL_GPIO1_F 0x00180000
168 #define SICRL_GPIO1_G 0x00040000
169 #define SICRL_GPIO1_H 0x00020000
170 #define SICRL_GPIO1_I 0x00010000
171 #define SICRL_GPIO1_J 0x00008000
172 #define SICRL_GPIO1_K 0x00004000
173 #define SICRL_GPIO1_L 0x00003000
175 /* SICRH bits - MPC8349 specific */
176 #define SICRH_DDR 0x80000000
177 #define SICRH_TSEC1_A 0x10000000
178 #define SICRH_TSEC1_B 0x08000000
179 #define SICRH_TSEC1_C 0x04000000
180 #define SICRH_TSEC1_D 0x02000000
181 #define SICRH_TSEC1_E 0x01000000
182 #define SICRH_TSEC1_F 0x00800000
183 #define SICRH_TSEC2_A 0x00400000
184 #define SICRH_TSEC2_B 0x00200000
185 #define SICRH_TSEC2_C 0x00100000
186 #define SICRH_TSEC2_D 0x00080000
187 #define SICRH_TSEC2_E 0x00040000
188 #define SICRH_TSEC2_F 0x00020000
189 #define SICRH_TSEC2_G 0x00010000
190 #define SICRH_TSEC2_H 0x00008000
191 #define SICRH_GPIO2_A 0x00004000
192 #define SICRH_GPIO2_B 0x00002000
193 #define SICRH_GPIO2_C 0x00001000
194 #define SICRH_GPIO2_D 0x00000800
195 #define SICRH_GPIO2_E 0x00000400
196 #define SICRH_GPIO2_F 0x00000200
197 #define SICRH_GPIO2_G 0x00000180
198 #define SICRH_GPIO2_H 0x00000060
199 #define SICRH_TSOBI1 0x00000002
200 #define SICRH_TSOBI2 0x00000001
202 #elif defined(CONFIG_MPC8360)
203 /* SICRL bits - MPC8360 specific */
204 #define SICRL_LDP_A 0xC0000000
205 #define SICRL_LCLK_1 0x10000000
206 #define SICRL_LCLK_2 0x08000000
207 #define SICRL_SRCID_A 0x03000000
208 #define SICRL_IRQ_CKSTP_A 0x00C00000
210 /* SICRH bits - MPC8360 specific */
211 #define SICRH_DDR 0x80000000
212 #define SICRH_SECONDARY_DDR 0x40000000
213 #define SICRH_SDDROE 0x20000000
214 #define SICRH_IRQ3 0x10000000
215 #define SICRH_UC1EOBI 0x00000004
216 #define SICRH_UC2E1OBI 0x00000002
217 #define SICRH_UC2E2OBI 0x00000001
219 #elif defined(CONFIG_MPC832X)
220 /* SICRL bits - MPC832X specific */
221 #define SICRL_LDP_LCS_A 0x80000000
222 #define SICRL_IRQ_CKS 0x20000000
223 #define SICRL_PCI_MSRC 0x10000000
224 #define SICRL_URT_CTPR 0x06000000
225 #define SICRL_IRQ_CTPR 0x00C00000
227 #elif defined(CONFIG_MPC8313)
228 /* SICRL bits - MPC8313 specific */
229 #define SICRL_LBC 0x30000000
230 #define SICRL_UART 0x0C000000
231 #define SICRL_SPI_A 0x03000000
232 #define SICRL_SPI_B 0x00C00000
233 #define SICRL_SPI_C 0x00300000
234 #define SICRL_SPI_D 0x000C0000
235 #define SICRL_USBDR 0x00000C00
236 #define SICRL_ETSEC1_A 0x0000000C
237 #define SICRL_ETSEC2_A 0x00000003
239 /* SICRH bits - MPC8313 specific */
240 #define SICRH_INTR_A 0x02000000
241 #define SICRH_INTR_B 0x00C00000
242 #define SICRH_IIC 0x00300000
243 #define SICRH_ETSEC2_B 0x000C0000
244 #define SICRH_ETSEC2_C 0x00030000
245 #define SICRH_ETSEC2_D 0x0000C000
246 #define SICRH_ETSEC2_E 0x00003000
247 #define SICRH_ETSEC2_F 0x00000C00
248 #define SICRH_ETSEC2_G 0x00000300
249 #define SICRH_ETSEC1_B 0x00000080
250 #define SICRH_ETSEC1_C 0x00000060
251 #define SICRH_GTX1_DLY 0x00000008
252 #define SICRH_GTX2_DLY 0x00000004
253 #define SICRH_TSOBI1 0x00000002
254 #define SICRH_TSOBI2 0x00000001
256 #elif defined(CONFIG_MPC8315)
257 /* SICRL bits - MPC8315 specific */
258 #define SICRL_DMA_CH0 0xc0000000
259 #define SICRL_DMA_SPI 0x30000000
260 #define SICRL_UART 0x0c000000
261 #define SICRL_IRQ4 0x02000000
262 #define SICRL_IRQ5 0x01800000
263 #define SICRL_IRQ6_7 0x00400000
264 #define SICRL_IIC1 0x00300000
265 #define SICRL_TDM 0x000c0000
266 #define SICRL_TDM_SHARED 0x00030000
267 #define SICRL_PCI_A 0x0000c000
268 #define SICRL_ELBC_A 0x00003000
269 #define SICRL_ETSEC1_A 0x000000c0
270 #define SICRL_ETSEC1_B 0x00000030
271 #define SICRL_ETSEC1_C 0x0000000c
272 #define SICRL_TSEXPOBI 0x00000001
274 /* SICRH bits - MPC8315 specific */
275 #define SICRH_GPIO_0 0xc0000000
276 #define SICRH_GPIO_1 0x30000000
277 #define SICRH_GPIO_2 0x0c000000
278 #define SICRH_GPIO_3 0x03000000
279 #define SICRH_GPIO_4 0x00c00000
280 #define SICRH_GPIO_5 0x00300000
281 #define SICRH_GPIO_6 0x000c0000
282 #define SICRH_GPIO_7 0x00030000
283 #define SICRH_GPIO_8 0x0000c000
284 #define SICRH_GPIO_9 0x00003000
285 #define SICRH_GPIO_10 0x00000c00
286 #define SICRH_GPIO_11 0x00000300
287 #define SICRH_ETSEC2_A 0x000000c0
288 #define SICRH_TSOBI1 0x00000002
289 #define SICRH_TSOBI2 0x00000001
291 #elif defined(CONFIG_MPC837X)
292 /* SICRL bits - MPC837x specific */
293 #define SICRL_USB_A 0xC0000000
294 #define SICRL_USB_B 0x30000000
295 #define SICRL_UART 0x0C000000
296 #define SICRL_GPIO_A 0x02000000
297 #define SICRL_GPIO_B 0x01000000
298 #define SICRL_GPIO_C 0x00800000
299 #define SICRL_GPIO_D 0x00400000
300 #define SICRL_GPIO_E 0x00200000
301 #define SICRL_GPIO_F 0x00180000
302 #define SICRL_GPIO_G 0x00040000
303 #define SICRL_GPIO_H 0x00020000
304 #define SICRL_GPIO_I 0x00010000
305 #define SICRL_GPIO_J 0x00008000
306 #define SICRL_GPIO_K 0x00004000
307 #define SICRL_GPIO_L 0x00003000
308 #define SICRL_DMA_A 0x00000800
309 #define SICRL_DMA_B 0x00000400
310 #define SICRL_DMA_C 0x00000200
311 #define SICRL_DMA_D 0x00000100
312 #define SICRL_DMA_E 0x00000080
313 #define SICRL_DMA_F 0x00000040
314 #define SICRL_DMA_G 0x00000020
315 #define SICRL_DMA_H 0x00000010
316 #define SICRL_DMA_I 0x00000008
317 #define SICRL_DMA_J 0x00000004
318 #define SICRL_LDP_A 0x00000002
319 #define SICRL_LDP_B 0x00000001
321 /* SICRH bits - MPC837x specific */
322 #define SICRH_DDR 0x80000000
323 #define SICRH_TSEC1_A 0x10000000
324 #define SICRH_TSEC1_B 0x08000000
325 #define SICRH_TSEC2_A 0x00400000
326 #define SICRH_TSEC2_B 0x00200000
327 #define SICRH_TSEC2_C 0x00100000
328 #define SICRH_TSEC2_D 0x00080000
329 #define SICRH_TSEC2_E 0x00040000
330 #define SICRH_TMR 0x00010000
331 #define SICRH_GPIO2_A 0x00008000
332 #define SICRH_GPIO2_B 0x00004000
333 #define SICRH_GPIO2_C 0x00002000
334 #define SICRH_GPIO2_D 0x00001000
335 #define SICRH_GPIO2_E 0x00000C00
336 #define SICRH_GPIO2_F 0x00000300
337 #define SICRH_GPIO2_G 0x000000C0
338 #define SICRH_GPIO2_H 0x00000030
339 #define SICRH_SPI 0x00000003
342 /* SWCRR - System Watchdog Control Register
344 #define SWCRR 0x0204 /* Register offset to immr */
345 #define SWCRR_SWTC 0xFFFF0000 /* Software Watchdog Time Count */
346 #define SWCRR_SWEN 0x00000004 /* Watchdog Enable bit */
347 #define SWCRR_SWRI 0x00000002 /* Software Watchdog Reset/Interrupt Select bit */
348 #define SWCRR_SWPR 0x00000001 /* Software Watchdog Counter Prescale bit */
349 #define SWCRR_RES ~(SWCRR_SWTC | SWCRR_SWEN | SWCRR_SWRI | SWCRR_SWPR)
351 /* SWCNR - System Watchdog Counter Register
353 #define SWCNR 0x0208 /* Register offset to immr */
354 #define SWCNR_SWCN 0x0000FFFF /* Software Watchdog Count mask */
355 #define SWCNR_RES ~(SWCNR_SWCN)
357 /* SWSRR - System Watchdog Service Register
359 #define SWSRR 0x020E /* Register offset to immr */
361 /* ACR - Arbiter Configuration Register
363 #define ACR_COREDIS 0x10000000 /* Core disable */
364 #define ACR_COREDIS_SHIFT (31-7)
365 #define ACR_PIPE_DEP 0x00070000 /* Pipeline depth */
366 #define ACR_PIPE_DEP_SHIFT (31-15)
367 #define ACR_PCI_RPTCNT 0x00007000 /* PCI repeat count */
368 #define ACR_PCI_RPTCNT_SHIFT (31-19)
369 #define ACR_RPTCNT 0x00000700 /* Repeat count */
370 #define ACR_RPTCNT_SHIFT (31-23)
371 #define ACR_APARK 0x00000030 /* Address parking */
372 #define ACR_APARK_SHIFT (31-27)
373 #define ACR_PARKM 0x0000000F /* Parking master */
374 #define ACR_PARKM_SHIFT (31-31)
376 /* ATR - Arbiter Timers Register
378 #define ATR_DTO 0x00FF0000 /* Data time out */
379 #define ATR_ATO 0x000000FF /* Address time out */
381 /* AER - Arbiter Event Register
383 #define AER_ETEA 0x00000020 /* Transfer error */
384 #define AER_RES 0x00000010 /* Reserved transfer type */
385 #define AER_ECW 0x00000008 /* External control word transfer type */
386 #define AER_AO 0x00000004 /* Address Only transfer type */
387 #define AER_DTO 0x00000002 /* Data time out */
388 #define AER_ATO 0x00000001 /* Address time out */
390 /* AEATR - Arbiter Event Address Register
392 #define AEATR_EVENT 0x07000000 /* Event type */
393 #define AEATR_MSTR_ID 0x001F0000 /* Master Id */
394 #define AEATR_TBST 0x00000800 /* Transfer burst */
395 #define AEATR_TSIZE 0x00000700 /* Transfer Size */
396 #define AEATR_TTYPE 0x0000001F /* Transfer Type */
398 /* HRCWL - Hard Reset Configuration Word Low
400 #define HRCWL_LBIUCM 0x80000000
401 #define HRCWL_LBIUCM_SHIFT 31
402 #define HRCWL_LCL_BUS_TO_SCB_CLK_1X1 0x00000000
403 #define HRCWL_LCL_BUS_TO_SCB_CLK_2X1 0x80000000
405 #define HRCWL_DDRCM 0x40000000
406 #define HRCWL_DDRCM_SHIFT 30
407 #define HRCWL_DDR_TO_SCB_CLK_1X1 0x00000000
408 #define HRCWL_DDR_TO_SCB_CLK_2X1 0x40000000
410 #define HRCWL_SPMF 0x0f000000
411 #define HRCWL_SPMF_SHIFT 24
412 #define HRCWL_CSB_TO_CLKIN_16X1 0x00000000
413 #define HRCWL_CSB_TO_CLKIN_1X1 0x01000000
414 #define HRCWL_CSB_TO_CLKIN_2X1 0x02000000
415 #define HRCWL_CSB_TO_CLKIN_3X1 0x03000000
416 #define HRCWL_CSB_TO_CLKIN_4X1 0x04000000
417 #define HRCWL_CSB_TO_CLKIN_5X1 0x05000000
418 #define HRCWL_CSB_TO_CLKIN_6X1 0x06000000
419 #define HRCWL_CSB_TO_CLKIN_7X1 0x07000000
420 #define HRCWL_CSB_TO_CLKIN_8X1 0x08000000
421 #define HRCWL_CSB_TO_CLKIN_9X1 0x09000000
422 #define HRCWL_CSB_TO_CLKIN_10X1 0x0A000000
423 #define HRCWL_CSB_TO_CLKIN_11X1 0x0B000000
424 #define HRCWL_CSB_TO_CLKIN_12X1 0x0C000000
425 #define HRCWL_CSB_TO_CLKIN_13X1 0x0D000000
426 #define HRCWL_CSB_TO_CLKIN_14X1 0x0E000000
427 #define HRCWL_CSB_TO_CLKIN_15X1 0x0F000000
429 #define HRCWL_VCO_BYPASS 0x00000000
430 #define HRCWL_VCO_1X2 0x00000000
431 #define HRCWL_VCO_1X4 0x00200000
432 #define HRCWL_VCO_1X8 0x00400000
434 #define HRCWL_COREPLL 0x007F0000
435 #define HRCWL_COREPLL_SHIFT 16
436 #define HRCWL_CORE_TO_CSB_BYPASS 0x00000000
437 #define HRCWL_CORE_TO_CSB_1X1 0x00020000
438 #define HRCWL_CORE_TO_CSB_1_5X1 0x00030000
439 #define HRCWL_CORE_TO_CSB_2X1 0x00040000
440 #define HRCWL_CORE_TO_CSB_2_5X1 0x00050000
441 #define HRCWL_CORE_TO_CSB_3X1 0x00060000
443 #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)
444 #define HRCWL_CEVCOD 0x000000C0
445 #define HRCWL_CEVCOD_SHIFT 6
446 #define HRCWL_CE_PLL_VCO_DIV_4 0x00000000
447 #define HRCWL_CE_PLL_VCO_DIV_8 0x00000040
448 #define HRCWL_CE_PLL_VCO_DIV_2 0x00000080
450 #define HRCWL_CEPDF 0x00000020
451 #define HRCWL_CEPDF_SHIFT 5
452 #define HRCWL_CE_PLL_DIV_1X1 0x00000000
453 #define HRCWL_CE_PLL_DIV_2X1 0x00000020
455 #define HRCWL_CEPMF 0x0000001F
456 #define HRCWL_CEPMF_SHIFT 0
457 #define HRCWL_CE_TO_PLL_1X16_ 0x00000000
458 #define HRCWL_CE_TO_PLL_1X2 0x00000002
459 #define HRCWL_CE_TO_PLL_1X3 0x00000003
460 #define HRCWL_CE_TO_PLL_1X4 0x00000004
461 #define HRCWL_CE_TO_PLL_1X5 0x00000005
462 #define HRCWL_CE_TO_PLL_1X6 0x00000006
463 #define HRCWL_CE_TO_PLL_1X7 0x00000007
464 #define HRCWL_CE_TO_PLL_1X8 0x00000008
465 #define HRCWL_CE_TO_PLL_1X9 0x00000009
466 #define HRCWL_CE_TO_PLL_1X10 0x0000000A
467 #define HRCWL_CE_TO_PLL_1X11 0x0000000B
468 #define HRCWL_CE_TO_PLL_1X12 0x0000000C
469 #define HRCWL_CE_TO_PLL_1X13 0x0000000D
470 #define HRCWL_CE_TO_PLL_1X14 0x0000000E
471 #define HRCWL_CE_TO_PLL_1X15 0x0000000F
472 #define HRCWL_CE_TO_PLL_1X16 0x00000010
473 #define HRCWL_CE_TO_PLL_1X17 0x00000011
474 #define HRCWL_CE_TO_PLL_1X18 0x00000012
475 #define HRCWL_CE_TO_PLL_1X19 0x00000013
476 #define HRCWL_CE_TO_PLL_1X20 0x00000014
477 #define HRCWL_CE_TO_PLL_1X21 0x00000015
478 #define HRCWL_CE_TO_PLL_1X22 0x00000016
479 #define HRCWL_CE_TO_PLL_1X23 0x00000017
480 #define HRCWL_CE_TO_PLL_1X24 0x00000018
481 #define HRCWL_CE_TO_PLL_1X25 0x00000019
482 #define HRCWL_CE_TO_PLL_1X26 0x0000001A
483 #define HRCWL_CE_TO_PLL_1X27 0x0000001B
484 #define HRCWL_CE_TO_PLL_1X28 0x0000001C
485 #define HRCWL_CE_TO_PLL_1X29 0x0000001D
486 #define HRCWL_CE_TO_PLL_1X30 0x0000001E
487 #define HRCWL_CE_TO_PLL_1X31 0x0000001F
489 #elif defined(CONFIG_MPC837X) || defined(CONFIG_MPC8315)
490 #define HRCWL_SVCOD 0x30000000
491 #define HRCWL_SVCOD_SHIFT 28
492 #define HRCWL_SVCOD_DIV_4 0x00000000
493 #define HRCWL_SVCOD_DIV_8 0x10000000
494 #define HRCWL_SVCOD_DIV_2 0x20000000
495 #define HRCWL_SVCOD_DIV_1 0x30000000
498 /* HRCWH - Hardware Reset Configuration Word High
500 #define HRCWH_PCI_HOST 0x80000000
501 #define HRCWH_PCI_HOST_SHIFT 31
502 #define HRCWH_PCI_AGENT 0x00000000
504 #if defined(CONFIG_MPC834X)
505 #define HRCWH_32_BIT_PCI 0x00000000
506 #define HRCWH_64_BIT_PCI 0x40000000
509 #define HRCWH_PCI1_ARBITER_DISABLE 0x00000000
510 #define HRCWH_PCI1_ARBITER_ENABLE 0x20000000
512 #define HRCWH_PCI_ARBITER_DISABLE 0x00000000
513 #define HRCWH_PCI_ARBITER_ENABLE 0x20000000
515 #if defined(CONFIG_MPC834X)
516 #define HRCWH_PCI2_ARBITER_DISABLE 0x00000000
517 #define HRCWH_PCI2_ARBITER_ENABLE 0x10000000
519 #elif defined(CONFIG_MPC8360)
520 #define HRCWH_PCICKDRV_DISABLE 0x00000000
521 #define HRCWH_PCICKDRV_ENABLE 0x10000000
524 #define HRCWH_CORE_DISABLE 0x08000000
525 #define HRCWH_CORE_ENABLE 0x00000000
527 #define HRCWH_FROM_0X00000100 0x00000000
528 #define HRCWH_FROM_0XFFF00100 0x04000000
530 #define HRCWH_BOOTSEQ_DISABLE 0x00000000
531 #define HRCWH_BOOTSEQ_NORMAL 0x01000000
532 #define HRCWH_BOOTSEQ_EXTENDED 0x02000000
534 #define HRCWH_SW_WATCHDOG_DISABLE 0x00000000
535 #define HRCWH_SW_WATCHDOG_ENABLE 0x00800000
537 #define HRCWH_ROM_LOC_DDR_SDRAM 0x00000000
538 #define HRCWH_ROM_LOC_PCI1 0x00100000
539 #if defined(CONFIG_MPC834X)
540 #define HRCWH_ROM_LOC_PCI2 0x00200000
542 #if defined(CONIFG_MPC837X)
543 #define HRCWH_ROM_LOC_ON_CHIP_ROM 0x00300000
545 #define HRCWH_ROM_LOC_LOCAL_8BIT 0x00500000
546 #define HRCWH_ROM_LOC_LOCAL_16BIT 0x00600000
547 #define HRCWH_ROM_LOC_LOCAL_32BIT 0x00700000
549 #if defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
550 #define HRCWH_ROM_LOC_NAND_SP_8BIT 0x00100000
551 #define HRCWH_ROM_LOC_NAND_SP_16BIT 0x00200000
552 #define HRCWH_ROM_LOC_NAND_LP_8BIT 0x00500000
553 #define HRCWH_ROM_LOC_NAND_LP_16BIT 0x00600000
555 #define HRCWH_RL_EXT_LEGACY 0x00000000
556 #define HRCWH_RL_EXT_NAND 0x00040000
558 #define HRCWH_TSEC1M_IN_MII 0x00000000
559 #define HRCWH_TSEC1M_IN_RMII 0x00002000
560 #define HRCWH_TSEC1M_IN_RGMII 0x00006000
561 #define HRCWH_TSEC1M_IN_RTBI 0x0000A000
562 #define HRCWH_TSEC1M_IN_SGMII 0x0000C000
564 #define HRCWH_TSEC2M_IN_MII 0x00000000
565 #define HRCWH_TSEC2M_IN_RMII 0x00000400
566 #define HRCWH_TSEC2M_IN_RGMII 0x00000C00
567 #define HRCWH_TSEC2M_IN_RTBI 0x00001400
568 #define HRCWH_TSEC2M_IN_SGMII 0x00001800
571 #if defined(CONFIG_MPC834X)
572 #define HRCWH_TSEC1M_IN_RGMII 0x00000000
573 #define HRCWH_TSEC1M_IN_RTBI 0x00004000
574 #define HRCWH_TSEC1M_IN_GMII 0x00008000
575 #define HRCWH_TSEC1M_IN_TBI 0x0000C000
576 #define HRCWH_TSEC2M_IN_RGMII 0x00000000
577 #define HRCWH_TSEC2M_IN_RTBI 0x00001000
578 #define HRCWH_TSEC2M_IN_GMII 0x00002000
579 #define HRCWH_TSEC2M_IN_TBI 0x00003000
582 #if defined(CONFIG_MPC8360)
583 #define HRCWH_SECONDARY_DDR_DISABLE 0x00000000
584 #define HRCWH_SECONDARY_DDR_ENABLE 0x00000010
587 #define HRCWH_BIG_ENDIAN 0x00000000
588 #define HRCWH_LITTLE_ENDIAN 0x00000008
590 #define HRCWH_LALE_NORMAL 0x00000000
591 #define HRCWH_LALE_EARLY 0x00000004
593 #define HRCWH_LDP_SET 0x00000000
594 #define HRCWH_LDP_CLEAR 0x00000002
596 /* RSR - Reset Status Register
598 #if defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
599 #define RSR_RSTSRC 0xF0000000 /* Reset source */
600 #define RSR_RSTSRC_SHIFT 28
602 #define RSR_RSTSRC 0xE0000000 /* Reset source */
603 #define RSR_RSTSRC_SHIFT 29
605 #define RSR_BSF 0x00010000 /* Boot seq. fail */
606 #define RSR_BSF_SHIFT 16
607 #define RSR_SWSR 0x00002000 /* software soft reset */
608 #define RSR_SWSR_SHIFT 13
609 #define RSR_SWHR 0x00001000 /* software hard reset */
610 #define RSR_SWHR_SHIFT 12
611 #define RSR_JHRS 0x00000200 /* jtag hreset */
612 #define RSR_JHRS_SHIFT 9
613 #define RSR_JSRS 0x00000100 /* jtag sreset status */
614 #define RSR_JSRS_SHIFT 8
615 #define RSR_CSHR 0x00000010 /* checkstop reset status */
616 #define RSR_CSHR_SHIFT 4
617 #define RSR_SWRS 0x00000008 /* software watchdog reset status */
618 #define RSR_SWRS_SHIFT 3
619 #define RSR_BMRS 0x00000004 /* bus monitop reset status */
620 #define RSR_BMRS_SHIFT 2
621 #define RSR_SRS 0x00000002 /* soft reset status */
622 #define RSR_SRS_SHIFT 1
623 #define RSR_HRS 0x00000001 /* hard reset status */
624 #define RSR_HRS_SHIFT 0
625 #define RSR_RES ~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | RSR_SWHR |\
626 RSR_JHRS | RSR_JSRS | RSR_CSHR | RSR_SWRS |\
627 RSR_BMRS | RSR_SRS | RSR_HRS)
628 /* RMR - Reset Mode Register
630 #define RMR_CSRE 0x00000001 /* checkstop reset enable */
631 #define RMR_CSRE_SHIFT 0
632 #define RMR_RES ~(RMR_CSRE)
634 /* RCR - Reset Control Register
636 #define RCR_SWHR 0x00000002 /* software hard reset */
637 #define RCR_SWSR 0x00000001 /* software soft reset */
638 #define RCR_RES ~(RCR_SWHR | RCR_SWSR)
640 /* RCER - Reset Control Enable Register
642 #define RCER_CRE 0x00000001 /* software hard reset */
643 #define RCER_RES ~(RCER_CRE)
645 /* SPMR - System PLL Mode Register
647 #define SPMR_LBIUCM 0x80000000
648 #define SPMR_DDRCM 0x40000000
649 #define SPMR_SPMF 0x0F000000
650 #define SPMR_CKID 0x00800000
651 #define SPMR_CKID_SHIFT 23
652 #define SPMR_COREPLL 0x007F0000
653 #define SPMR_CEVCOD 0x000000C0
654 #define SPMR_CEPDF 0x00000020
655 #define SPMR_CEPMF 0x0000001F
657 /* OCCR - Output Clock Control Register
659 #define OCCR_PCICOE0 0x80000000
660 #define OCCR_PCICOE1 0x40000000
661 #define OCCR_PCICOE2 0x20000000
662 #define OCCR_PCICOE3 0x10000000
663 #define OCCR_PCICOE4 0x08000000
664 #define OCCR_PCICOE5 0x04000000
665 #define OCCR_PCICOE6 0x02000000
666 #define OCCR_PCICOE7 0x01000000
667 #define OCCR_PCICD0 0x00800000
668 #define OCCR_PCICD1 0x00400000
669 #define OCCR_PCICD2 0x00200000
670 #define OCCR_PCICD3 0x00100000
671 #define OCCR_PCICD4 0x00080000
672 #define OCCR_PCICD5 0x00040000
673 #define OCCR_PCICD6 0x00020000
674 #define OCCR_PCICD7 0x00010000
675 #define OCCR_PCI1CR 0x00000002
676 #define OCCR_PCI2CR 0x00000001
677 #define OCCR_PCICR OCCR_PCI1CR
679 /* SCCR - System Clock Control Register
681 #define SCCR_ENCCM 0x03000000
682 #define SCCR_ENCCM_SHIFT 24
683 #define SCCR_ENCCM_0 0x00000000
684 #define SCCR_ENCCM_1 0x01000000
685 #define SCCR_ENCCM_2 0x02000000
686 #define SCCR_ENCCM_3 0x03000000
688 #define SCCR_PCICM 0x00010000
689 #define SCCR_PCICM_SHIFT 16
691 #if defined(CONFIG_MPC834X)
692 /* SCCR bits - MPC834x specific */
693 #define SCCR_TSEC1CM 0xc0000000
694 #define SCCR_TSEC1CM_SHIFT 30
695 #define SCCR_TSEC1CM_0 0x00000000
696 #define SCCR_TSEC1CM_1 0x40000000
697 #define SCCR_TSEC1CM_2 0x80000000
698 #define SCCR_TSEC1CM_3 0xC0000000
700 #define SCCR_TSEC2CM 0x30000000
701 #define SCCR_TSEC2CM_SHIFT 28
702 #define SCCR_TSEC2CM_0 0x00000000
703 #define SCCR_TSEC2CM_1 0x10000000
704 #define SCCR_TSEC2CM_2 0x20000000
705 #define SCCR_TSEC2CM_3 0x30000000
707 /* The MPH must have the same clock ratio as DR, unless its clock disabled */
708 #define SCCR_USBMPHCM 0x00c00000
709 #define SCCR_USBMPHCM_SHIFT 22
710 #define SCCR_USBDRCM 0x00300000
711 #define SCCR_USBDRCM_SHIFT 20
712 #define SCCR_USBCM 0x00f00000
713 #define SCCR_USBCM_SHIFT 20
714 #define SCCR_USBCM_0 0x00000000
715 #define SCCR_USBCM_1 0x00500000
716 #define SCCR_USBCM_2 0x00A00000
717 #define SCCR_USBCM_3 0x00F00000
719 #elif defined(CONFIG_MPC8313)
720 /* TSEC1 bits are for TSEC2 as well */
721 #define SCCR_TSEC1CM 0xc0000000
722 #define SCCR_TSEC1CM_SHIFT 30
723 #define SCCR_TSEC1CM_1 0x40000000
724 #define SCCR_TSEC1CM_2 0x80000000
725 #define SCCR_TSEC1CM_3 0xC0000000
727 #define SCCR_TSEC1ON 0x20000000
728 #define SCCR_TSEC1ON_SHIFT 29
729 #define SCCR_TSEC2ON 0x10000000
730 #define SCCR_TSEC2ON_SHIFT 28
732 #define SCCR_USBDRCM 0x00300000
733 #define SCCR_USBDRCM_SHIFT 20
734 #define SCCR_USBDRCM_0 0x00000000
735 #define SCCR_USBDRCM_1 0x00100000
736 #define SCCR_USBDRCM_2 0x00200000
737 #define SCCR_USBDRCM_3 0x00300000
739 #elif defined(CONFIG_MPC8315)
740 /* SCCR bits - MPC8315 specific */
741 #define SCCR_TSEC1CM 0xc0000000
742 #define SCCR_TSEC1CM_SHIFT 30
743 #define SCCR_TSEC1CM_0 0x00000000
744 #define SCCR_TSEC1CM_1 0x40000000
745 #define SCCR_TSEC1CM_2 0x80000000
746 #define SCCR_TSEC1CM_3 0xC0000000
748 #define SCCR_TSEC2CM 0x30000000
749 #define SCCR_TSEC2CM_SHIFT 28
750 #define SCCR_TSEC2CM_0 0x00000000
751 #define SCCR_TSEC2CM_1 0x10000000
752 #define SCCR_TSEC2CM_2 0x20000000
753 #define SCCR_TSEC2CM_3 0x30000000
755 #define SCCR_USBDRCM 0x00300000
756 #define SCCR_USBDRCM_SHIFT 20
757 #define SCCR_USBDRCM_0 0x00000000
758 #define SCCR_USBDRCM_1 0x00100000
759 #define SCCR_USBDRCM_2 0x00200000
760 #define SCCR_USBDRCM_3 0x00300000
762 #define SCCR_PCIEXP1CM 0x00080000
763 #define SCCR_PCIEXP2CM 0x00040000
765 #define SCCR_SATA1CM 0x0000c000
766 #define SCCR_SATA1CM_SHIFT 14
767 #define SCCR_SATACM 0x0000f000
768 #define SCCR_SATACM_SHIFT 8
769 #define SCCR_SATACM_0 0x00000000
770 #define SCCR_SATACM_1 0x00005000
771 #define SCCR_SATACM_2 0x0000a000
772 #define SCCR_SATACM_3 0x0000f000
774 #define SCCR_TDMCM 0x000000c0
775 #define SCCR_TDMCM_SHIFT 6
776 #define SCCR_TDMCM_0 0x00000000
777 #define SCCR_TDMCM_1 0x00000040
778 #define SCCR_TDMCM_2 0x00000080
779 #define SCCR_TDMCM_3 0x000000c0
781 #elif defined(CONFIG_MPC837X)
782 /* SCCR bits - MPC837x specific */
783 #define SCCR_TSEC1CM 0xc0000000
784 #define SCCR_TSEC1CM_SHIFT 30
785 #define SCCR_TSEC1CM_0 0x00000000
786 #define SCCR_TSEC1CM_1 0x40000000
787 #define SCCR_TSEC1CM_2 0x80000000
788 #define SCCR_TSEC1CM_3 0xC0000000
790 #define SCCR_TSEC2CM 0x30000000
791 #define SCCR_TSEC2CM_SHIFT 28
792 #define SCCR_TSEC2CM_0 0x00000000
793 #define SCCR_TSEC2CM_1 0x10000000
794 #define SCCR_TSEC2CM_2 0x20000000
795 #define SCCR_TSEC2CM_3 0x30000000
797 #define SCCR_SDHCCM 0x0c000000
798 #define SCCR_SDHCCM_SHIFT 26
799 #define SCCR_SDHCCM_0 0x00000000
800 #define SCCR_SDHCCM_1 0x04000000
801 #define SCCR_SDHCCM_2 0x08000000
802 #define SCCR_SDHCCM_3 0x0c000000
804 #define SCCR_USBDRCM 0x00c00000
805 #define SCCR_USBDRCM_SHIFT 22
806 #define SCCR_USBDRCM_0 0x00000000
807 #define SCCR_USBDRCM_1 0x00400000
808 #define SCCR_USBDRCM_2 0x00800000
809 #define SCCR_USBDRCM_3 0x00c00000
811 #define SCCR_PCIEXP1CM 0x00300000
812 #define SCCR_PCIEXP1CM_SHIFT 20
813 #define SCCR_PCIEXP1CM_0 0x00000000
814 #define SCCR_PCIEXP1CM_1 0x00100000
815 #define SCCR_PCIEXP1CM_2 0x00200000
816 #define SCCR_PCIEXP1CM_3 0x00300000
818 #define SCCR_PCIEXP2CM 0x000c0000
819 #define SCCR_PCIEXP2CM_SHIFT 18
820 #define SCCR_PCIEXP2CM_0 0x00000000
821 #define SCCR_PCIEXP2CM_1 0x00040000
822 #define SCCR_PCIEXP2CM_2 0x00080000
823 #define SCCR_PCIEXP2CM_3 0x000c0000
825 /* All of the four SATA controllers must have the same clock ratio */
826 #define SCCR_SATA1CM 0x000000c0
827 #define SCCR_SATA1CM_SHIFT 6
828 #define SCCR_SATACM 0x000000ff
829 #define SCCR_SATACM_SHIFT 0
830 #define SCCR_SATACM_0 0x00000000
831 #define SCCR_SATACM_1 0x00000055
832 #define SCCR_SATACM_2 0x000000aa
833 #define SCCR_SATACM_3 0x000000ff
836 /* CSn_BDNS - Chip Select memory Bounds Register
838 #define CSBNDS_SA 0x00FF0000
839 #define CSBNDS_SA_SHIFT 8
840 #define CSBNDS_EA 0x000000FF
841 #define CSBNDS_EA_SHIFT 24
843 /* CSn_CONFIG - Chip Select Configuration Register
845 #define CSCONFIG_EN 0x80000000
846 #define CSCONFIG_AP 0x00800000
847 #define CSCONFIG_ROW_BIT 0x00000700
848 #define CSCONFIG_ROW_BIT_12 0x00000000
849 #define CSCONFIG_ROW_BIT_13 0x00000100
850 #define CSCONFIG_ROW_BIT_14 0x00000200
851 #define CSCONFIG_COL_BIT 0x00000007
852 #define CSCONFIG_COL_BIT_8 0x00000000
853 #define CSCONFIG_COL_BIT_9 0x00000001
854 #define CSCONFIG_COL_BIT_10 0x00000002
855 #define CSCONFIG_COL_BIT_11 0x00000003
857 /* TIMING_CFG_0 - DDR SDRAM Timing Configuration 0
859 #define TIMING_CFG0_RWT 0xC0000000
860 #define TIMING_CFG0_RWT_SHIFT 30
861 #define TIMING_CFG0_WRT 0x30000000
862 #define TIMING_CFG0_WRT_SHIFT 28
863 #define TIMING_CFG0_RRT 0x0C000000
864 #define TIMING_CFG0_RRT_SHIFT 26
865 #define TIMING_CFG0_WWT 0x03000000
866 #define TIMING_CFG0_WWT_SHIFT 24
867 #define TIMING_CFG0_ACT_PD_EXIT 0x00700000
868 #define TIMING_CFG0_ACT_PD_EXIT_SHIFT 20
869 #define TIMING_CFG0_PRE_PD_EXIT 0x00070000
870 #define TIMING_CFG0_PRE_PD_EXIT_SHIFT 16
871 #define TIMING_CFG0_ODT_PD_EXIT 0x00000F00
872 #define TIMING_CFG0_ODT_PD_EXIT_SHIFT 8
873 #define TIMING_CFG0_MRS_CYC 0x00000F00
874 #define TIMING_CFG0_MRS_CYC_SHIFT 0
876 /* TIMING_CFG_1 - DDR SDRAM Timing Configuration 1
878 #define TIMING_CFG1_PRETOACT 0x70000000
879 #define TIMING_CFG1_PRETOACT_SHIFT 28
880 #define TIMING_CFG1_ACTTOPRE 0x0F000000
881 #define TIMING_CFG1_ACTTOPRE_SHIFT 24
882 #define TIMING_CFG1_ACTTORW 0x00700000
883 #define TIMING_CFG1_ACTTORW_SHIFT 20
884 #define TIMING_CFG1_CASLAT 0x00070000
885 #define TIMING_CFG1_CASLAT_SHIFT 16
886 #define TIMING_CFG1_REFREC 0x0000F000
887 #define TIMING_CFG1_REFREC_SHIFT 12
888 #define TIMING_CFG1_WRREC 0x00000700
889 #define TIMING_CFG1_WRREC_SHIFT 8
890 #define TIMING_CFG1_ACTTOACT 0x00000070
891 #define TIMING_CFG1_ACTTOACT_SHIFT 4
892 #define TIMING_CFG1_WRTORD 0x00000007
893 #define TIMING_CFG1_WRTORD_SHIFT 0
894 #define TIMING_CFG1_CASLAT_20 0x00030000 /* CAS latency = 2.0 */
895 #define TIMING_CFG1_CASLAT_25 0x00040000 /* CAS latency = 2.5 */
897 /* TIMING_CFG_2 - DDR SDRAM Timing Configuration 2
899 #define TIMING_CFG2_CPO 0x0F800000
900 #define TIMING_CFG2_CPO_SHIFT 23
901 #define TIMING_CFG2_ACSM 0x00080000
902 #define TIMING_CFG2_WR_DATA_DELAY 0x00001C00
903 #define TIMING_CFG2_WR_DATA_DELAY_SHIFT 10
904 #define TIMING_CFG2_CPO_DEF 0x00000000 /* default (= CASLAT + 1) */
906 #define TIMING_CFG2_ADD_LAT 0x70000000
907 #define TIMING_CFG2_ADD_LAT_SHIFT 28
908 #define TIMING_CFG2_WR_LAT_DELAY 0x00380000
909 #define TIMING_CFG2_WR_LAT_DELAY_SHIFT 19
910 #define TIMING_CFG2_RD_TO_PRE 0x0000E000
911 #define TIMING_CFG2_RD_TO_PRE_SHIFT 13
912 #define TIMING_CFG2_CKE_PLS 0x000001C0
913 #define TIMING_CFG2_CKE_PLS_SHIFT 6
914 #define TIMING_CFG2_FOUR_ACT 0x0000003F
915 #define TIMING_CFG2_FOUR_ACT_SHIFT 0
917 /* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
919 #define SDRAM_CFG_MEM_EN 0x80000000
920 #define SDRAM_CFG_SREN 0x40000000
921 #define SDRAM_CFG_ECC_EN 0x20000000
922 #define SDRAM_CFG_RD_EN 0x10000000
923 #define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
924 #define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
925 #define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
926 #define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
927 #define SDRAM_CFG_DYN_PWR 0x00200000
928 #define SDRAM_CFG_32_BE 0x00080000
929 #define SDRAM_CFG_8_BE 0x00040000
930 #define SDRAM_CFG_NCAP 0x00020000
931 #define SDRAM_CFG_2T_EN 0x00008000
932 #define SDRAM_CFG_BI 0x00000001
934 /* DDR_SDRAM_MODE - DDR SDRAM Mode Register
936 #define SDRAM_MODE_ESD 0xFFFF0000
937 #define SDRAM_MODE_ESD_SHIFT 16
938 #define SDRAM_MODE_SD 0x0000FFFF
939 #define SDRAM_MODE_SD_SHIFT 0
940 #define DDR_MODE_EXT_MODEREG 0x4000 /* select extended mode reg */
941 #define DDR_MODE_EXT_OPMODE 0x3FF8 /* operating mode, mask */
942 #define DDR_MODE_EXT_OP_NORMAL 0x0000 /* normal operation */
943 #define DDR_MODE_QFC 0x0004 /* QFC / compatibility, mask */
944 #define DDR_MODE_QFC_COMP 0x0000 /* compatible to older SDRAMs */
945 #define DDR_MODE_WEAK 0x0002 /* weak drivers */
946 #define DDR_MODE_DLL_DIS 0x0001 /* disable DLL */
947 #define DDR_MODE_CASLAT 0x0070 /* CAS latency, mask */
948 #define DDR_MODE_CASLAT_15 0x0010 /* CAS latency 1.5 */
949 #define DDR_MODE_CASLAT_20 0x0020 /* CAS latency 2 */
950 #define DDR_MODE_CASLAT_25 0x0060 /* CAS latency 2.5 */
951 #define DDR_MODE_CASLAT_30 0x0030 /* CAS latency 3 */
952 #define DDR_MODE_BTYPE_SEQ 0x0000 /* sequential burst */
953 #define DDR_MODE_BTYPE_ILVD 0x0008 /* interleaved burst */
954 #define DDR_MODE_BLEN_2 0x0001 /* burst length 2 */
955 #define DDR_MODE_BLEN_4 0x0002 /* burst length 4 */
956 #define DDR_REFINT_166MHZ_7US 1302 /* exact value for 7.8125us */
957 #define DDR_BSTOPRE 256 /* use 256 cycles as a starting point */
958 #define DDR_MODE_MODEREG 0x0000 /* select mode register */
960 /* DDR_SDRAM_INTERVAL - DDR SDRAM Interval Register
962 #define SDRAM_INTERVAL_REFINT 0x3FFF0000
963 #define SDRAM_INTERVAL_REFINT_SHIFT 16
964 #define SDRAM_INTERVAL_BSTOPRE 0x00003FFF
965 #define SDRAM_INTERVAL_BSTOPRE_SHIFT 0
967 /* DDR_SDRAM_CLK_CNTL - DDR SDRAM Clock Control Register
969 #define DDR_SDRAM_CLK_CNTL_SS_EN 0x80000000
970 #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_025 0x01000000
971 #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 0x02000000
972 #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075 0x03000000
973 #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_1 0x04000000
975 /* ECC_ERR_INJECT - Memory data path error injection mask ECC
977 #define ECC_ERR_INJECT_EMB (0x80000000>>22) /* ECC Mirror Byte */
978 #define ECC_ERR_INJECT_EIEN (0x80000000>>23) /* Error Injection Enable */
979 #define ECC_ERR_INJECT_EEIM (0xff000000>>24) /* ECC Erroe Injection Enable */
980 #define ECC_ERR_INJECT_EEIM_SHIFT 0
982 /* CAPTURE_ECC - Memory data path read capture ECC
984 #define CAPTURE_ECC_ECE (0xff000000>>24)
985 #define CAPTURE_ECC_ECE_SHIFT 0
987 /* ERR_DETECT - Memory error detect
989 #define ECC_ERROR_DETECT_MME (0x80000000>>0) /* Multiple Memory Errors */
990 #define ECC_ERROR_DETECT_MBE (0x80000000>>28) /* Multiple-Bit Error */
991 #define ECC_ERROR_DETECT_SBE (0x80000000>>29) /* Single-Bit ECC Error Pickup */
992 #define ECC_ERROR_DETECT_MSE (0x80000000>>31) /* Memory Select Error */
994 /* ERR_DISABLE - Memory error disable
996 #define ECC_ERROR_DISABLE_MBED (0x80000000>>28) /* Multiple-Bit ECC Error Disable */
997 #define ECC_ERROR_DISABLE_SBED (0x80000000>>29) /* Sinle-Bit ECC Error disable */
998 #define ECC_ERROR_DISABLE_MSED (0x80000000>>31) /* Memory Select Error Disable */
999 #define ECC_ERROR_ENABLE ~(ECC_ERROR_DISABLE_MSED | ECC_ERROR_DISABLE_SBED |\
1000 ECC_ERROR_DISABLE_MBED)
1001 /* ERR_INT_EN - Memory error interrupt enable
1003 #define ECC_ERR_INT_EN_MBEE (0x80000000>>28) /* Multiple-Bit ECC Error Interrupt Enable */
1004 #define ECC_ERR_INT_EN_SBEE (0x80000000>>29) /* Single-Bit ECC Error Interrupt Enable */
1005 #define ECC_ERR_INT_EN_MSEE (0x80000000>>31) /* Memory Select Error Interrupt Enable */
1006 #define ECC_ERR_INT_DISABLE ~(ECC_ERR_INT_EN_MBEE | ECC_ERR_INT_EN_SBEE |\
1007 ECC_ERR_INT_EN_MSEE)
1008 /* CAPTURE_ATTRIBUTES - Memory error attributes capture
1010 #define ECC_CAPT_ATTR_BNUM (0xe0000000>>1) /* Data Beat Num */
1011 #define ECC_CAPT_ATTR_BNUM_SHIFT 28
1012 #define ECC_CAPT_ATTR_TSIZ (0xc0000000>>6) /* Transaction Size */
1013 #define ECC_CAPT_ATTR_TSIZ_FOUR_DW 0
1014 #define ECC_CAPT_ATTR_TSIZ_ONE_DW 1
1015 #define ECC_CAPT_ATTR_TSIZ_TWO_DW 2
1016 #define ECC_CAPT_ATTR_TSIZ_THREE_DW 3
1017 #define ECC_CAPT_ATTR_TSIZ_SHIFT 24
1018 #define ECC_CAPT_ATTR_TSRC (0xf8000000>>11) /* Transaction Source */
1019 #define ECC_CAPT_ATTR_TSRC_E300_CORE_DT 0x0
1020 #define ECC_CAPT_ATTR_TSRC_E300_CORE_IF 0x2
1021 #define ECC_CAPT_ATTR_TSRC_TSEC1 0x4
1022 #define ECC_CAPT_ATTR_TSRC_TSEC2 0x5
1023 #define ECC_CAPT_ATTR_TSRC_USB (0x06|0x07)
1024 #define ECC_CAPT_ATTR_TSRC_ENCRYPT 0x8
1025 #define ECC_CAPT_ATTR_TSRC_I2C 0x9
1026 #define ECC_CAPT_ATTR_TSRC_JTAG 0xA
1027 #define ECC_CAPT_ATTR_TSRC_PCI1 0xD
1028 #define ECC_CAPT_ATTR_TSRC_PCI2 0xE
1029 #define ECC_CAPT_ATTR_TSRC_DMA 0xF
1030 #define ECC_CAPT_ATTR_TSRC_SHIFT 16
1031 #define ECC_CAPT_ATTR_TTYP (0xe0000000>>18) /* Transaction Type */
1032 #define ECC_CAPT_ATTR_TTYP_WRITE 0x1
1033 #define ECC_CAPT_ATTR_TTYP_READ 0x2
1034 #define ECC_CAPT_ATTR_TTYP_R_M_W 0x3
1035 #define ECC_CAPT_ATTR_TTYP_SHIFT 12
1036 #define ECC_CAPT_ATTR_VLD (0x80000000>>31) /* Valid */
1038 /* ERR_SBE - Single bit ECC memory error management
1040 #define ECC_ERROR_MAN_SBET (0xff000000>>8) /* Single-Bit Error Threshold 0..255 */
1041 #define ECC_ERROR_MAN_SBET_SHIFT 16
1042 #define ECC_ERROR_MAN_SBEC (0xff000000>>24) /* Single Bit Error Counter 0..255 */
1043 #define ECC_ERROR_MAN_SBEC_SHIFT 0
1045 /* BR - Base Registers
1047 #define BR0 0x5000 /* Register offset to immr */
1056 #define BR_BA 0xFFFF8000
1057 #define BR_BA_SHIFT 15
1058 #define BR_PS 0x00001800
1059 #define BR_PS_SHIFT 11
1060 #define BR_PS_8 0x00000800 /* Port Size 8 bit */
1061 #define BR_PS_16 0x00001000 /* Port Size 16 bit */
1062 #define BR_PS_32 0x00001800 /* Port Size 32 bit */
1063 #define BR_DECC 0x00000600
1064 #define BR_DECC_SHIFT 9
1065 #define BR_DECC_OFF 0x00000000
1066 #define BR_DECC_CHK 0x00000200
1067 #define BR_DECC_CHK_GEN 0x00000400
1068 #define BR_WP 0x00000100
1069 #define BR_WP_SHIFT 8
1070 #define BR_MSEL 0x000000E0
1071 #define BR_MSEL_SHIFT 5
1072 #define BR_MS_GPCM 0x00000000 /* GPCM */
1073 #define BR_MS_FCM 0x00000020 /* FCM */
1074 #define BR_MS_SDRAM 0x00000060 /* SDRAM */
1075 #define BR_MS_UPMA 0x00000080 /* UPMA */
1076 #define BR_MS_UPMB 0x000000A0 /* UPMB */
1077 #define BR_MS_UPMC 0x000000C0 /* UPMC */
1078 #if !defined(CONFIG_MPC834X)
1079 #define BR_ATOM 0x0000000C
1080 #define BR_ATOM_SHIFT 2
1082 #define BR_V 0x00000001
1083 #define BR_V_SHIFT 0
1085 #if defined(CONFIG_MPC834X)
1086 #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_V)
1088 #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_ATOM | BR_V)
1091 /* OR - Option Registers
1093 #define OR0 0x5004 /* Register offset to immr */
1102 #define OR_GPCM_AM 0xFFFF8000
1103 #define OR_GPCM_AM_SHIFT 15
1104 #define OR_GPCM_BCTLD 0x00001000
1105 #define OR_GPCM_BCTLD_SHIFT 12
1106 #define OR_GPCM_CSNT 0x00000800
1107 #define OR_GPCM_CSNT_SHIFT 11
1108 #define OR_GPCM_ACS 0x00000600
1109 #define OR_GPCM_ACS_SHIFT 9
1110 #define OR_GPCM_ACS_0b10 0x00000400
1111 #define OR_GPCM_ACS_0b11 0x00000600
1112 #define OR_GPCM_XACS 0x00000100
1113 #define OR_GPCM_XACS_SHIFT 8
1114 #define OR_GPCM_SCY 0x000000F0
1115 #define OR_GPCM_SCY_SHIFT 4
1116 #define OR_GPCM_SCY_1 0x00000010
1117 #define OR_GPCM_SCY_2 0x00000020
1118 #define OR_GPCM_SCY_3 0x00000030
1119 #define OR_GPCM_SCY_4 0x00000040
1120 #define OR_GPCM_SCY_5 0x00000050
1121 #define OR_GPCM_SCY_6 0x00000060
1122 #define OR_GPCM_SCY_7 0x00000070
1123 #define OR_GPCM_SCY_8 0x00000080
1124 #define OR_GPCM_SCY_9 0x00000090
1125 #define OR_GPCM_SCY_10 0x000000a0
1126 #define OR_GPCM_SCY_11 0x000000b0
1127 #define OR_GPCM_SCY_12 0x000000c0
1128 #define OR_GPCM_SCY_13 0x000000d0
1129 #define OR_GPCM_SCY_14 0x000000e0
1130 #define OR_GPCM_SCY_15 0x000000f0
1131 #define OR_GPCM_SETA 0x00000008
1132 #define OR_GPCM_SETA_SHIFT 3
1133 #define OR_GPCM_TRLX 0x00000004
1134 #define OR_GPCM_TRLX_SHIFT 2
1135 #define OR_GPCM_EHTR 0x00000002
1136 #define OR_GPCM_EHTR_SHIFT 1
1137 #define OR_GPCM_EAD 0x00000001
1138 #define OR_GPCM_EAD_SHIFT 0
1140 #define OR_FCM_AM 0xFFFF8000
1141 #define OR_FCM_AM_SHIFT 15
1142 #define OR_FCM_BCTLD 0x00001000
1143 #define OR_FCM_BCTLD_SHIFT 12
1144 #define OR_FCM_PGS 0x00000400
1145 #define OR_FCM_PGS_SHIFT 10
1146 #define OR_FCM_CSCT 0x00000200
1147 #define OR_FCM_CSCT_SHIFT 9
1148 #define OR_FCM_CST 0x00000100
1149 #define OR_FCM_CST_SHIFT 8
1150 #define OR_FCM_CHT 0x00000080
1151 #define OR_FCM_CHT_SHIFT 7
1152 #define OR_FCM_SCY 0x00000070
1153 #define OR_FCM_SCY_SHIFT 4
1154 #define OR_FCM_SCY_1 0x00000010
1155 #define OR_FCM_SCY_2 0x00000020
1156 #define OR_FCM_SCY_3 0x00000030
1157 #define OR_FCM_SCY_4 0x00000040
1158 #define OR_FCM_SCY_5 0x00000050
1159 #define OR_FCM_SCY_6 0x00000060
1160 #define OR_FCM_SCY_7 0x00000070
1161 #define OR_FCM_RST 0x00000008
1162 #define OR_FCM_RST_SHIFT 3
1163 #define OR_FCM_TRLX 0x00000004
1164 #define OR_FCM_TRLX_SHIFT 2
1165 #define OR_FCM_EHTR 0x00000002
1166 #define OR_FCM_EHTR_SHIFT 1
1168 #define OR_UPM_AM 0xFFFF8000
1169 #define OR_UPM_AM_SHIFT 15
1170 #define OR_UPM_XAM 0x00006000
1171 #define OR_UPM_XAM_SHIFT 13
1172 #define OR_UPM_BCTLD 0x00001000
1173 #define OR_UPM_BCTLD_SHIFT 12
1174 #define OR_UPM_BI 0x00000100
1175 #define OR_UPM_BI_SHIFT 8
1176 #define OR_UPM_TRLX 0x00000004
1177 #define OR_UPM_TRLX_SHIFT 2
1178 #define OR_UPM_EHTR 0x00000002
1179 #define OR_UPM_EHTR_SHIFT 1
1180 #define OR_UPM_EAD 0x00000001
1181 #define OR_UPM_EAD_SHIFT 0
1183 #define OR_SDRAM_AM 0xFFFF8000
1184 #define OR_SDRAM_AM_SHIFT 15
1185 #define OR_SDRAM_XAM 0x00006000
1186 #define OR_SDRAM_XAM_SHIFT 13
1187 #define OR_SDRAM_COLS 0x00001C00
1188 #define OR_SDRAM_COLS_SHIFT 10
1189 #define OR_SDRAM_ROWS 0x000001C0
1190 #define OR_SDRAM_ROWS_SHIFT 6
1191 #define OR_SDRAM_PMSEL 0x00000020
1192 #define OR_SDRAM_PMSEL_SHIFT 5
1193 #define OR_SDRAM_EAD 0x00000001
1194 #define OR_SDRAM_EAD_SHIFT 0
1196 #define OR_AM_32KB 0xFFFF8000
1197 #define OR_AM_64KB 0xFFFF0000
1198 #define OR_AM_128KB 0xFFFE0000
1199 #define OR_AM_256KB 0xFFFC0000
1200 #define OR_AM_512KB 0xFFF80000
1201 #define OR_AM_1MB 0xFFF00000
1202 #define OR_AM_2MB 0xFFE00000
1203 #define OR_AM_4MB 0xFFC00000
1204 #define OR_AM_8MB 0xFF800000
1205 #define OR_AM_16MB 0xFF000000
1206 #define OR_AM_32MB 0xFE000000
1207 #define OR_AM_64MB 0xFC000000
1208 #define OR_AM_128MB 0xF8000000
1209 #define OR_AM_256MB 0xF0000000
1210 #define OR_AM_512MB 0xE0000000
1211 #define OR_AM_1GB 0xC0000000
1212 #define OR_AM_2GB 0x80000000
1213 #define OR_AM_4GB 0x00000000
1215 #define LBLAWAR_EN 0x80000000
1216 #define LBLAWAR_4KB 0x0000000B
1217 #define LBLAWAR_8KB 0x0000000C
1218 #define LBLAWAR_16KB 0x0000000D
1219 #define LBLAWAR_32KB 0x0000000E
1220 #define LBLAWAR_64KB 0x0000000F
1221 #define LBLAWAR_128KB 0x00000010
1222 #define LBLAWAR_256KB 0x00000011
1223 #define LBLAWAR_512KB 0x00000012
1224 #define LBLAWAR_1MB 0x00000013
1225 #define LBLAWAR_2MB 0x00000014
1226 #define LBLAWAR_4MB 0x00000015
1227 #define LBLAWAR_8MB 0x00000016
1228 #define LBLAWAR_16MB 0x00000017
1229 #define LBLAWAR_32MB 0x00000018
1230 #define LBLAWAR_64MB 0x00000019
1231 #define LBLAWAR_128MB 0x0000001A
1232 #define LBLAWAR_256MB 0x0000001B
1233 #define LBLAWAR_512MB 0x0000001C
1234 #define LBLAWAR_1GB 0x0000001D
1235 #define LBLAWAR_2GB 0x0000001E
1237 /* LBCR - Local Bus Configuration Register
1239 #define LBCR_LDIS 0x80000000
1240 #define LBCR_LDIS_SHIFT 31
1241 #define LBCR_BCTLC 0x00C00000
1242 #define LBCR_BCTLC_SHIFT 22
1243 #define LBCR_LPBSE 0x00020000
1244 #define LBCR_LPBSE_SHIFT 17
1245 #define LBCR_EPAR 0x00010000
1246 #define LBCR_EPAR_SHIFT 16
1247 #define LBCR_BMT 0x0000FF00
1248 #define LBCR_BMT_SHIFT 8
1250 /* LCRR - Clock Ratio Register
1252 #define LCRR_DBYP 0x80000000
1253 #define LCRR_DBYP_SHIFT 31
1254 #define LCRR_BUFCMDC 0x30000000
1255 #define LCRR_BUFCMDC_SHIFT 28
1256 #define LCRR_BUFCMDC_1 0x10000000
1257 #define LCRR_BUFCMDC_2 0x20000000
1258 #define LCRR_BUFCMDC_3 0x30000000
1259 #define LCRR_BUFCMDC_4 0x00000000
1260 #define LCRR_ECL 0x03000000
1261 #define LCRR_ECL_SHIFT 24
1262 #define LCRR_ECL_4 0x00000000
1263 #define LCRR_ECL_5 0x01000000
1264 #define LCRR_ECL_6 0x02000000
1265 #define LCRR_ECL_7 0x03000000
1266 #define LCRR_EADC 0x00030000
1267 #define LCRR_EADC_SHIFT 16
1268 #define LCRR_EADC_1 0x00010000
1269 #define LCRR_EADC_2 0x00020000
1270 #define LCRR_EADC_3 0x00030000
1271 #define LCRR_EADC_4 0x00000000
1272 #define LCRR_CLKDIV 0x0000000F
1273 #define LCRR_CLKDIV_SHIFT 0
1274 #define LCRR_CLKDIV_2 0x00000002
1275 #define LCRR_CLKDIV_4 0x00000004
1276 #define LCRR_CLKDIV_8 0x00000008
1278 /* DMAMR - DMA Mode Register
1280 #define DMA_CHANNEL_START 0x00000001 /* Bit - DMAMRn CS */
1281 #define DMA_CHANNEL_TRANSFER_MODE_DIRECT 0x00000004 /* Bit - DMAMRn CTM */
1282 #define DMA_CHANNEL_SOURCE_ADRESSS_HOLD_EN 0x00001000 /* Bit - DMAMRn SAHE */
1283 #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_1B 0x00000000 /* 2Bit- DMAMRn SAHTS 1byte */
1284 #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_2B 0x00004000 /* 2Bit- DMAMRn SAHTS 2bytes */
1285 #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_4B 0x00008000 /* 2Bit- DMAMRn SAHTS 4bytes */
1286 #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_8B 0x0000c000 /* 2Bit- DMAMRn SAHTS 8bytes */
1287 #define DMA_CHANNEL_SNOOP 0x00010000 /* Bit - DMAMRn DMSEN */
1289 /* DMASR - DMA Status Register
1291 #define DMA_CHANNEL_BUSY 0x00000004 /* Bit - DMASRn CB */
1292 #define DMA_CHANNEL_TRANSFER_ERROR 0x00000080 /* Bit - DMASRn TE */
1294 /* CONFIG_ADDRESS - PCI Config Address Register
1296 #define PCI_CONFIG_ADDRESS_EN 0x80000000
1297 #define PCI_CONFIG_ADDRESS_BN_SHIFT 16
1298 #define PCI_CONFIG_ADDRESS_BN_MASK 0x00ff0000
1299 #define PCI_CONFIG_ADDRESS_DN_SHIFT 11
1300 #define PCI_CONFIG_ADDRESS_DN_MASK 0x0000f800
1301 #define PCI_CONFIG_ADDRESS_FN_SHIFT 8
1302 #define PCI_CONFIG_ADDRESS_FN_MASK 0x00000700
1303 #define PCI_CONFIG_ADDRESS_RN_SHIFT 0
1304 #define PCI_CONFIG_ADDRESS_RN_MASK 0x000000fc
1306 /* POTAR - PCI Outbound Translation Address Register
1308 #define POTAR_TA_MASK 0x000fffff
1310 /* POBAR - PCI Outbound Base Address Register
1312 #define POBAR_BA_MASK 0x000fffff
1314 /* POCMR - PCI Outbound Comparision Mask Register
1316 #define POCMR_EN 0x80000000
1317 #define POCMR_IO 0x40000000 /* 0-memory space 1-I/O space */
1318 #define POCMR_SE 0x20000000 /* streaming enable */
1319 #define POCMR_DST 0x10000000 /* 0-PCI1 1-PCI2 */
1320 #define POCMR_CM_MASK 0x000fffff
1321 #define POCMR_CM_4G 0x00000000
1322 #define POCMR_CM_2G 0x00080000
1323 #define POCMR_CM_1G 0x000C0000
1324 #define POCMR_CM_512M 0x000E0000
1325 #define POCMR_CM_256M 0x000F0000
1326 #define POCMR_CM_128M 0x000F8000
1327 #define POCMR_CM_64M 0x000FC000
1328 #define POCMR_CM_32M 0x000FE000
1329 #define POCMR_CM_16M 0x000FF000
1330 #define POCMR_CM_8M 0x000FF800
1331 #define POCMR_CM_4M 0x000FFC00
1332 #define POCMR_CM_2M 0x000FFE00
1333 #define POCMR_CM_1M 0x000FFF00
1334 #define POCMR_CM_512K 0x000FFF80
1335 #define POCMR_CM_256K 0x000FFFC0
1336 #define POCMR_CM_128K 0x000FFFE0
1337 #define POCMR_CM_64K 0x000FFFF0
1338 #define POCMR_CM_32K 0x000FFFF8
1339 #define POCMR_CM_16K 0x000FFFFC
1340 #define POCMR_CM_8K 0x000FFFFE
1341 #define POCMR_CM_4K 0x000FFFFF
1343 /* PITAR - PCI Inbound Translation Address Register
1345 #define PITAR_TA_MASK 0x000fffff
1347 /* PIBAR - PCI Inbound Base/Extended Address Register
1349 #define PIBAR_MASK 0xffffffff
1350 #define PIEBAR_EBA_MASK 0x000fffff
1352 /* PIWAR - PCI Inbound Windows Attributes Register
1354 #define PIWAR_EN 0x80000000
1355 #define PIWAR_PF 0x20000000
1356 #define PIWAR_RTT_MASK 0x000f0000
1357 #define PIWAR_RTT_NO_SNOOP 0x00040000
1358 #define PIWAR_RTT_SNOOP 0x00050000
1359 #define PIWAR_WTT_MASK 0x0000f000
1360 #define PIWAR_WTT_NO_SNOOP 0x00004000
1361 #define PIWAR_WTT_SNOOP 0x00005000
1362 #define PIWAR_IWS_MASK 0x0000003F
1363 #define PIWAR_IWS_4K 0x0000000B
1364 #define PIWAR_IWS_8K 0x0000000C
1365 #define PIWAR_IWS_16K 0x0000000D
1366 #define PIWAR_IWS_32K 0x0000000E
1367 #define PIWAR_IWS_64K 0x0000000F
1368 #define PIWAR_IWS_128K 0x00000010
1369 #define PIWAR_IWS_256K 0x00000011
1370 #define PIWAR_IWS_512K 0x00000012
1371 #define PIWAR_IWS_1M 0x00000013
1372 #define PIWAR_IWS_2M 0x00000014
1373 #define PIWAR_IWS_4M 0x00000015
1374 #define PIWAR_IWS_8M 0x00000016
1375 #define PIWAR_IWS_16M 0x00000017
1376 #define PIWAR_IWS_32M 0x00000018
1377 #define PIWAR_IWS_64M 0x00000019
1378 #define PIWAR_IWS_128M 0x0000001A
1379 #define PIWAR_IWS_256M 0x0000001B
1380 #define PIWAR_IWS_512M 0x0000001C
1381 #define PIWAR_IWS_1G 0x0000001D
1382 #define PIWAR_IWS_2G 0x0000001E
1384 /* PMCCR1 - PCI Configuration Register 1
1386 #define PMCCR1_POWER_OFF 0x00000020
1388 /* FMR - Flash Mode Register
1390 #define FMR_CWTO 0x0000F000
1391 #define FMR_CWTO_SHIFT 12
1392 #define FMR_BOOT 0x00000800
1393 #define FMR_ECCM 0x00000100
1394 #define FMR_AL 0x00000030
1395 #define FMR_AL_SHIFT 4
1396 #define FMR_OP 0x00000003
1397 #define FMR_OP_SHIFT 0
1399 /* FIR - Flash Instruction Register
1401 #define FIR_OP0 0xF0000000
1402 #define FIR_OP0_SHIFT 28
1403 #define FIR_OP1 0x0F000000
1404 #define FIR_OP1_SHIFT 24
1405 #define FIR_OP2 0x00F00000
1406 #define FIR_OP2_SHIFT 20
1407 #define FIR_OP3 0x000F0000
1408 #define FIR_OP3_SHIFT 16
1409 #define FIR_OP4 0x0000F000
1410 #define FIR_OP4_SHIFT 12
1411 #define FIR_OP5 0x00000F00
1412 #define FIR_OP5_SHIFT 8
1413 #define FIR_OP6 0x000000F0
1414 #define FIR_OP6_SHIFT 4
1415 #define FIR_OP7 0x0000000F
1416 #define FIR_OP7_SHIFT 0
1417 #define FIR_OP_NOP 0x0 /* No operation and end of sequence */
1418 #define FIR_OP_CA 0x1 /* Issue current column address */
1419 #define FIR_OP_PA 0x2 /* Issue current block+page address */
1420 #define FIR_OP_UA 0x3 /* Issue user defined address */
1421 #define FIR_OP_CM0 0x4 /* Issue command from FCR[CMD0] */
1422 #define FIR_OP_CM1 0x5 /* Issue command from FCR[CMD1] */
1423 #define FIR_OP_CM2 0x6 /* Issue command from FCR[CMD2] */
1424 #define FIR_OP_CM3 0x7 /* Issue command from FCR[CMD3] */
1425 #define FIR_OP_WB 0x8 /* Write FBCR bytes from FCM buffer */
1426 #define FIR_OP_WS 0x9 /* Write 1 or 2 bytes from MDR[AS] */
1427 #define FIR_OP_RB 0xA /* Read FBCR bytes to FCM buffer */
1428 #define FIR_OP_RS 0xB /* Read 1 or 2 bytes to MDR[AS] */
1429 #define FIR_OP_CW0 0xC /* Wait then issue FCR[CMD0] */
1430 #define FIR_OP_CW1 0xD /* Wait then issue FCR[CMD1] */
1431 #define FIR_OP_RBW 0xE /* Wait then read FBCR bytes */
1432 #define FIR_OP_RSW 0xF /* Wait then read 1 or 2 bytes */
1434 /* FCR - Flash Command Register
1436 #define FCR_CMD0 0xFF000000
1437 #define FCR_CMD0_SHIFT 24
1438 #define FCR_CMD1 0x00FF0000
1439 #define FCR_CMD1_SHIFT 16
1440 #define FCR_CMD2 0x0000FF00
1441 #define FCR_CMD2_SHIFT 8
1442 #define FCR_CMD3 0x000000FF
1443 #define FCR_CMD3_SHIFT 0
1445 /* FBAR - Flash Block Address Register
1447 #define FBAR_BLK 0x00FFFFFF
1449 /* FPAR - Flash Page Address Register
1451 #define FPAR_SP_PI 0x00007C00
1452 #define FPAR_SP_PI_SHIFT 10
1453 #define FPAR_SP_MS 0x00000200
1454 #define FPAR_SP_CI 0x000001FF
1455 #define FPAR_SP_CI_SHIFT 0
1456 #define FPAR_LP_PI 0x0003F000
1457 #define FPAR_LP_PI_SHIFT 12
1458 #define FPAR_LP_MS 0x00000800
1459 #define FPAR_LP_CI 0x000007FF
1460 #define FPAR_LP_CI_SHIFT 0
1462 /* LTESR - Transfer Error Status Register
1464 #define LTESR_BM 0x80000000
1465 #define LTESR_FCT 0x40000000
1466 #define LTESR_PAR 0x20000000
1467 #define LTESR_WP 0x04000000
1468 #define LTESR_ATMW 0x00800000
1469 #define LTESR_ATMR 0x00400000
1470 #define LTESR_CS 0x00080000
1471 #define LTESR_CC 0x00000001
1473 /* DDRCDR - DDR Control Driver Register
1475 #define DDRCDR_EN 0x40000000
1476 #define DDRCDR_PZ 0x3C000000
1477 #define DDRCDR_PZ_MAXZ 0x00000000
1478 #define DDRCDR_PZ_HIZ 0x20000000
1479 #define DDRCDR_PZ_NOMZ 0x30000000
1480 #define DDRCDR_PZ_LOZ 0x38000000
1481 #define DDRCDR_PZ_MINZ 0x3C000000
1482 #define DDRCDR_NZ 0x3C000000
1483 #define DDRCDR_NZ_MAXZ 0x00000000
1484 #define DDRCDR_NZ_HIZ 0x02000000
1485 #define DDRCDR_NZ_NOMZ 0x03000000
1486 #define DDRCDR_NZ_LOZ 0x03800000
1487 #define DDRCDR_NZ_MINZ 0x03C00000
1488 #define DDRCDR_ODT 0x00080000
1489 #define DDRCDR_DDR_CFG 0x00040000
1490 #define DDRCDR_M_ODR 0x00000002
1491 #define DDRCDR_Q_DRN 0x00000001
1493 #ifndef __ASSEMBLY__
1495 void mpc83xx_pci_init(int num_buses, struct pci_region **reg, int warmboot);
1498 #endif /* __MPC83XX_H__ */