Convert CONFIG_SAMSUNG_ONENAND to Kconfig
[platform/kernel/u-boot.git] / include / mpc83xx.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2004-2007, 2010 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef __MPC83XX_H__
7 #define __MPC83XX_H__
8
9 #include <config.h>
10 #include <asm/fsl_lbc.h>
11 #if defined(CONFIG_E300)
12 #include <asm/e300.h>
13 #endif
14
15 /*
16  * System reset offset (PowerPC standard)
17  */
18 #define EXC_OFF_SYS_RESET               0x0100
19 #define _START_OFFSET                   EXC_OFF_SYS_RESET
20
21 /*
22  * IMMRBAR - Internal Memory Register Base Address
23  */
24 /* Register offset to immr */
25 #define IMMRBAR                         0x0000
26 #define IMMRBAR_BASE_ADDR               0xFFF00000      /* Base addr. mask */
27 #define IMMRBAR_RES                     ~(IMMRBAR_BASE_ADDR)
28
29 /*
30  * LAWBAR - Local Access Window Base Address Register
31  */
32 /* Register offset to immr */
33 #define LBLAWBAR0                       0x0020
34 #define LBLAWAR0                        0x0024
35 #define LBLAWBAR1                       0x0028
36 #define LBLAWAR1                        0x002C
37 #define LBLAWBAR2                       0x0030
38 #define LBLAWAR2                        0x0034
39 #define LBLAWBAR3                       0x0038
40 #define LBLAWAR3                        0x003C
41 #define LAWBAR_BAR                      0xFFFFF000      /* Base addr. mask */
42
43 /*
44  * SPRIDR - System Part and Revision ID Register
45  */
46 #define SPRIDR_PARTID                   0xFFFF0000      /* Part Id */
47 #define SPRIDR_REVID                    0x0000FFFF      /* Revision Id */
48
49 #if defined(CONFIG_ARCH_MPC834X)
50 #define REVID_MAJOR(spridr)             ((spridr & 0x0000FF00) >> 8)
51 #define REVID_MINOR(spridr)             (spridr & 0x000000FF)
52 #else
53 #define REVID_MAJOR(spridr)             ((spridr & 0x000000F0) >> 4)
54 #define REVID_MINOR(spridr)             (spridr & 0x0000000F)
55 #endif
56
57 #define PARTID_NO_E(spridr)             ((spridr & 0xFFFE0000) >> 16)
58 #define SPR_FAMILY(spridr)              ((spridr & 0xFFF00000) >> 20)
59
60 #define SPR_8308                        0x8100
61 #define SPR_8309                        0x8110
62 #define SPR_831X_FAMILY                 0x80B
63 #define SPR_8311                        0x80B2
64 #define SPR_8313                        0x80B0
65 #define SPR_8314                        0x80B6
66 #define SPR_8315                        0x80B4
67 #define SPR_832X_FAMILY                 0x806
68 #define SPR_8321                        0x8066
69 #define SPR_8323                        0x8062
70 #define SPR_834X_FAMILY                 0x803
71 #define SPR_8343                        0x8036
72 #define SPR_8347_TBGA_                  0x8032
73 #define SPR_8347_PBGA_                  0x8034
74 #define SPR_8349                        0x8030
75 #define SPR_836X_FAMILY                 0x804
76 #define SPR_8358_TBGA_                  0x804A
77 #define SPR_8358_PBGA_                  0x804E
78 #define SPR_8360                        0x8048
79 #define SPR_837X_FAMILY                 0x80C
80 #define SPR_8377                        0x80C6
81 #define SPR_8378                        0x80C4
82 #define SPR_8379                        0x80C2
83
84 /*
85  * SPCR - System Priority Configuration Register
86  */
87 /* PCI Highest Priority Enable */
88 #define SPCR_PCIHPE                     0x10000000
89 #define SPCR_PCIHPE_SHIFT               (31-3)
90 /* PCI bridge system bus request priority */
91 #define SPCR_PCIPR                      0x03000000
92 #define SPCR_PCIPR_SHIFT                (31-7)
93 #define SPCR_OPT                        0x00800000      /* Optimize */
94 #define SPCR_OPT_SHIFT                  (31-8)
95 /* E300 PowerPC core time base unit enable */
96 #define SPCR_TBEN                       0x00400000
97 #define SPCR_TBEN_SHIFT                 (31-9)
98 /* E300 PowerPC Core system bus request priority */
99 #define SPCR_COREPR                     0x00300000
100 #define SPCR_COREPR_SHIFT               (31-11)
101
102 #if defined(CONFIG_ARCH_MPC834X)
103 /* SPCR bits - MPC8349 specific */
104 /* TSEC1 data priority */
105 #define SPCR_TSEC1DP                    0x00003000
106 #define SPCR_TSEC1DP_SHIFT              (31-19)
107 /* TSEC1 buffer descriptor priority */
108 #define SPCR_TSEC1BDP                   0x00000C00
109 #define SPCR_TSEC1BDP_SHIFT             (31-21)
110 /* TSEC1 emergency priority */
111 #define SPCR_TSEC1EP                    0x00000300
112 #define SPCR_TSEC1EP_SHIFT              (31-23)
113 /* TSEC2 data priority */
114 #define SPCR_TSEC2DP                    0x00000030
115 #define SPCR_TSEC2DP_SHIFT              (31-27)
116 /* TSEC2 buffer descriptor priority */
117 #define SPCR_TSEC2BDP                   0x0000000C
118 #define SPCR_TSEC2BDP_SHIFT             (31-29)
119 /* TSEC2 emergency priority */
120 #define SPCR_TSEC2EP                    0x00000003
121 #define SPCR_TSEC2EP_SHIFT              (31-31)
122
123 #elif defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X) || \
124         defined(CONFIG_ARCH_MPC837X)
125 /* SPCR bits - MPC8308, MPC831x and MPC837X specific */
126 /* TSEC data priority */
127 #define SPCR_TSECDP                     0x00003000
128 #define SPCR_TSECDP_SHIFT               (31-19)
129 /* TSEC buffer descriptor priority */
130 #define SPCR_TSECBDP                    0x00000C00
131 #define SPCR_TSECBDP_SHIFT              (31-21)
132 /* TSEC emergency priority */
133 #define SPCR_TSECEP                     0x00000300
134 #define SPCR_TSECEP_SHIFT               (31-23)
135 #endif
136
137 /* SICRL/H - System I/O Configuration Register Low/High
138  */
139 #if defined(CONFIG_ARCH_MPC834X)
140 /* SICRL bits - MPC8349 specific */
141 #define SICRL_LDP_A                     0x80000000
142 #define SICRL_USB1                      0x40000000
143 #define SICRL_USB0                      0x20000000
144 #define SICRL_UART                      0x0C000000
145 #define SICRL_GPIO1_A                   0x02000000
146 #define SICRL_GPIO1_B                   0x01000000
147 #define SICRL_GPIO1_C                   0x00800000
148 #define SICRL_GPIO1_D                   0x00400000
149 #define SICRL_GPIO1_E                   0x00200000
150 #define SICRL_GPIO1_F                   0x00180000
151 #define SICRL_GPIO1_G                   0x00040000
152 #define SICRL_GPIO1_H                   0x00020000
153 #define SICRL_GPIO1_I                   0x00010000
154 #define SICRL_GPIO1_J                   0x00008000
155 #define SICRL_GPIO1_K                   0x00004000
156 #define SICRL_GPIO1_L                   0x00003000
157
158 /* SICRH bits - MPC8349 specific */
159 #define SICRH_DDR                       0x80000000
160 #define SICRH_TSEC1_A                   0x10000000
161 #define SICRH_TSEC1_B                   0x08000000
162 #define SICRH_TSEC1_C                   0x04000000
163 #define SICRH_TSEC1_D                   0x02000000
164 #define SICRH_TSEC1_E                   0x01000000
165 #define SICRH_TSEC1_F                   0x00800000
166 #define SICRH_TSEC2_A                   0x00400000
167 #define SICRH_TSEC2_B                   0x00200000
168 #define SICRH_TSEC2_C                   0x00100000
169 #define SICRH_TSEC2_D                   0x00080000
170 #define SICRH_TSEC2_E                   0x00040000
171 #define SICRH_TSEC2_F                   0x00020000
172 #define SICRH_TSEC2_G                   0x00010000
173 #define SICRH_TSEC2_H                   0x00008000
174 #define SICRH_GPIO2_A                   0x00004000
175 #define SICRH_GPIO2_B                   0x00002000
176 #define SICRH_GPIO2_C                   0x00001000
177 #define SICRH_GPIO2_D                   0x00000800
178 #define SICRH_GPIO2_E                   0x00000400
179 #define SICRH_GPIO2_F                   0x00000200
180 #define SICRH_GPIO2_G                   0x00000180
181 #define SICRH_GPIO2_H                   0x00000060
182 #define SICRH_TSOBI1                    0x00000002
183 #define SICRH_TSOBI2                    0x00000001
184
185 #elif defined(CONFIG_ARCH_MPC8360)
186 /* SICRL bits - MPC8360 specific */
187 #define SICRL_LDP_A                     0xC0000000
188 #define SICRL_LCLK_1                    0x10000000
189 #define SICRL_LCLK_2                    0x08000000
190 #define SICRL_SRCID_A                   0x03000000
191 #define SICRL_IRQ_CKSTP_A               0x00C00000
192
193 /* SICRH bits - MPC8360 specific */
194 #define SICRH_DDR                       0x80000000
195 #define SICRH_SECONDARY_DDR             0x40000000
196 #define SICRH_SDDROE                    0x20000000
197 #define SICRH_IRQ3                      0x10000000
198 #define SICRH_UC1EOBI                   0x00000004
199 #define SICRH_UC2E1OBI                  0x00000002
200 #define SICRH_UC2E2OBI                  0x00000001
201
202 #elif defined(CONFIG_ARCH_MPC832X)
203 /* SICRL bits - MPC832x specific */
204 #define SICRL_LDP_LCS_A                 0x80000000
205 #define SICRL_IRQ_CKS                   0x20000000
206 #define SICRL_PCI_MSRC                  0x10000000
207 #define SICRL_URT_CTPR                  0x06000000
208 #define SICRL_IRQ_CTPR                  0x00C00000
209
210 #elif defined(CONFIG_ARCH_MPC8313)
211 /* SICRL bits - MPC8313 specific */
212 #define SICRL_LBC                       0x30000000
213 #define SICRL_UART                      0x0C000000
214 #define SICRL_SPI_A                     0x03000000
215 #define SICRL_SPI_B                     0x00C00000
216 #define SICRL_SPI_C                     0x00300000
217 #define SICRL_SPI_D                     0x000C0000
218 #define SICRL_USBDR_11                  0x00000C00
219 #define SICRL_USBDR_10                  0x00000800
220 #define SICRL_USBDR_01                  0x00000400
221 #define SICRL_USBDR_00                  0x00000000
222 #define SICRL_ETSEC1_A                  0x0000000C
223 #define SICRL_ETSEC2_A                  0x00000003
224
225 /* SICRH bits - MPC8313 specific */
226 #define SICRH_INTR_A                    0x02000000
227 #define SICRH_INTR_B                    0x00C00000
228 #define SICRH_IIC                       0x00300000
229 #define SICRH_ETSEC2_B                  0x000C0000
230 #define SICRH_ETSEC2_C                  0x00030000
231 #define SICRH_ETSEC2_D                  0x0000C000
232 #define SICRH_ETSEC2_E                  0x00003000
233 #define SICRH_ETSEC2_F                  0x00000C00
234 #define SICRH_ETSEC2_G                  0x00000300
235 #define SICRH_ETSEC1_B                  0x00000080
236 #define SICRH_ETSEC1_C                  0x00000060
237 #define SICRH_GTX1_DLY                  0x00000008
238 #define SICRH_GTX2_DLY                  0x00000004
239 #define SICRH_TSOBI1                    0x00000002
240 #define SICRH_TSOBI2                    0x00000001
241
242 #elif defined(CONFIG_ARCH_MPC837X)
243 /* SICRL bits - MPC837X specific */
244 #define SICRL_USB_A                     0xC0000000
245 #define SICRL_USB_B                     0x30000000
246 #define SICRL_USB_B_SD                  0x20000000
247 #define SICRL_UART                      0x0C000000
248 #define SICRL_GPIO_A                    0x02000000
249 #define SICRL_GPIO_B                    0x01000000
250 #define SICRL_GPIO_C                    0x00800000
251 #define SICRL_GPIO_D                    0x00400000
252 #define SICRL_GPIO_E                    0x00200000
253 #define SICRL_GPIO_F                    0x00180000
254 #define SICRL_GPIO_G                    0x00040000
255 #define SICRL_GPIO_H                    0x00020000
256 #define SICRL_GPIO_I                    0x00010000
257 #define SICRL_GPIO_J                    0x00008000
258 #define SICRL_GPIO_K                    0x00004000
259 #define SICRL_GPIO_L                    0x00003000
260 #define SICRL_DMA_A                     0x00000800
261 #define SICRL_DMA_B                     0x00000400
262 #define SICRL_DMA_C                     0x00000200
263 #define SICRL_DMA_D                     0x00000100
264 #define SICRL_DMA_E                     0x00000080
265 #define SICRL_DMA_F                     0x00000040
266 #define SICRL_DMA_G                     0x00000020
267 #define SICRL_DMA_H                     0x00000010
268 #define SICRL_DMA_I                     0x00000008
269 #define SICRL_DMA_J                     0x00000004
270 #define SICRL_LDP_A                     0x00000002
271 #define SICRL_LDP_B                     0x00000001
272
273 /* SICRH bits - MPC837X specific */
274 #define SICRH_DDR                       0x80000000
275 #define SICRH_TSEC1_A                   0x10000000
276 #define SICRH_TSEC1_B                   0x08000000
277 #define SICRH_TSEC2_A                   0x00400000
278 #define SICRH_TSEC2_B                   0x00200000
279 #define SICRH_TSEC2_C                   0x00100000
280 #define SICRH_TSEC2_D                   0x00080000
281 #define SICRH_TSEC2_E                   0x00040000
282 #define SICRH_TMR                       0x00010000
283 #define SICRH_GPIO2_A                   0x00008000
284 #define SICRH_GPIO2_B                   0x00004000
285 #define SICRH_GPIO2_C                   0x00002000
286 #define SICRH_GPIO2_D                   0x00001000
287 #define SICRH_GPIO2_E                   0x00000C00
288 #define SICRH_GPIO2_E_SD                0x00000800
289 #define SICRH_GPIO2_F                   0x00000300
290 #define SICRH_GPIO2_G                   0x000000C0
291 #define SICRH_GPIO2_H                   0x00000030
292 #define SICRH_SPI                       0x00000003
293 #define SICRH_SPI_SD                    0x00000001
294
295 #elif defined(CONFIG_ARCH_MPC8308)
296 /* SICRL bits - MPC8308 specific */
297 #define SICRL_SPI_PF0                   (0 << 28)
298 #define SICRL_SPI_PF1                   (1 << 28)
299 #define SICRL_SPI_PF3                   (3 << 28)
300 #define SICRL_UART_PF0                  (0 << 26)
301 #define SICRL_UART_PF1                  (1 << 26)
302 #define SICRL_UART_PF3                  (3 << 26)
303 #define SICRL_IRQ_PF0                   (0 << 24)
304 #define SICRL_IRQ_PF1                   (1 << 24)
305 #define SICRL_I2C2_PF0                  (0 << 20)
306 #define SICRL_I2C2_PF1                  (1 << 20)
307 #define SICRL_ETSEC1_TX_CLK             (0 << 6)
308 #define SICRL_ETSEC1_GTX_CLK125         (1 << 6)
309
310 /* SICRH bits - MPC8308 specific */
311 #define SICRH_ESDHC_A_SD                (0 << 30)
312 #define SICRH_ESDHC_A_GTM               (1 << 30)
313 #define SICRH_ESDHC_A_GPIO              (3 << 30)
314 #define SICRH_ESDHC_B_SD                (0 << 28)
315 #define SICRH_ESDHC_B_GTM               (1 << 28)
316 #define SICRH_ESDHC_B_GPIO              (3 << 28)
317 #define SICRH_ESDHC_C_SD                (0 << 26)
318 #define SICRH_ESDHC_C_GTM               (1 << 26)
319 #define SICRH_ESDHC_C_GPIO              (3 << 26)
320 #define SICRH_GPIO_A_GPIO               (0 << 24)
321 #define SICRH_GPIO_A_TSEC2              (1 << 24)
322 #define SICRH_GPIO_B_GPIO               (0 << 22)
323 #define SICRH_GPIO_B_TSEC2_TX_CLK       (1 << 22)
324 #define SICRH_GPIO_B_TSEC2_GTX_CLK125   (2 << 22)
325 #define SICRH_IEEE1588_A_TMR            (1 << 20)
326 #define SICRH_IEEE1588_A_GPIO           (3 << 20)
327 #define SICRH_USB                       (1 << 18)
328 #define SICRH_GTM_GTM                   (1 << 16)
329 #define SICRH_GTM_GPIO                  (3 << 16)
330 #define SICRH_IEEE1588_B_TMR            (1 << 14)
331 #define SICRH_IEEE1588_B_GPIO           (3 << 14)
332 #define SICRH_ETSEC2_CRS                (1 << 12)
333 #define SICRH_ETSEC2_GPIO               (3 << 12)
334 #define SICRH_GPIOSEL_0                 (0 << 8)
335 #define SICRH_GPIOSEL_1                 (1 << 8)
336 #define SICRH_TMROBI_V3P3               (0 << 4)
337 #define SICRH_TMROBI_V2P5               (1 << 4)
338 #define SICRH_TSOBI1_V3P3               (0 << 1)
339 #define SICRH_TSOBI1_V2P5               (1 << 1)
340 #define SICRH_TSOBI2_V3P3               (0 << 0)
341 #define SICRH_TSOBI2_V2P5               (1 << 0)
342
343 #elif defined(CONFIG_ARCH_MPC8309)
344 /* SICR_1 */
345 #define SICR_1_UART1_UART1S             (0 << (30-2))
346 #define SICR_1_UART1_UART1RTS           (1 << (30-2))
347 #define SICR_1_I2C_I2C                  (0 << (30-4))
348 #define SICR_1_I2C_CKSTOP               (1 << (30-4))
349 #define SICR_1_IRQ_A_IRQ                (0 << (30-6))
350 #define SICR_1_IRQ_A_MCP                (1 << (30-6))
351 #define SICR_1_IRQ_B_IRQ                (0 << (30-8))
352 #define SICR_1_IRQ_B_CKSTOP             (1 << (30-8))
353 #define SICR_1_GPIO_A_GPIO              (0 << (30-10))
354 #define SICR_1_GPIO_A_SD                (2 << (30-10))
355 #define SICR_1_GPIO_A_DDR               (3 << (30-10))
356 #define SICR_1_GPIO_B_GPIO              (0 << (30-12))
357 #define SICR_1_GPIO_B_SD                (2 << (30-12))
358 #define SICR_1_GPIO_B_QE                (3 << (30-12))
359 #define SICR_1_GPIO_C_GPIO              (0 << (30-14))
360 #define SICR_1_GPIO_C_CAN               (1 << (30-14))
361 #define SICR_1_GPIO_C_DDR               (2 << (30-14))
362 #define SICR_1_GPIO_C_LCS               (3 << (30-14))
363 #define SICR_1_GPIO_D_GPIO              (0 << (30-16))
364 #define SICR_1_GPIO_D_CAN               (1 << (30-16))
365 #define SICR_1_GPIO_D_DDR               (2 << (30-16))
366 #define SICR_1_GPIO_D_LCS               (3 << (30-16))
367 #define SICR_1_GPIO_E_GPIO              (0 << (30-18))
368 #define SICR_1_GPIO_E_CAN               (1 << (30-18))
369 #define SICR_1_GPIO_E_DDR               (2 << (30-18))
370 #define SICR_1_GPIO_E_LCS               (3 << (30-18))
371 #define SICR_1_GPIO_F_GPIO              (0 << (30-20))
372 #define SICR_1_GPIO_F_CAN               (1 << (30-20))
373 #define SICR_1_GPIO_F_CK                (2 << (30-20))
374 #define SICR_1_USB_A_USBDR              (0 << (30-22))
375 #define SICR_1_USB_A_UART2S             (1 << (30-22))
376 #define SICR_1_USB_B_USBDR              (0 << (30-24))
377 #define SICR_1_USB_B_UART2S             (1 << (30-24))
378 #define SICR_1_USB_B_UART2RTS           (2 << (30-24))
379 #define SICR_1_USB_C_USBDR              (0 << (30-26))
380 #define SICR_1_USB_C_QE_EXT             (3 << (30-26))
381 #define SICR_1_FEC1_FEC1                (0 << (30-28))
382 #define SICR_1_FEC1_GTM                 (1 << (30-28))
383 #define SICR_1_FEC1_GPIO                (2 << (30-28))
384 #define SICR_1_FEC2_FEC2                (0 << (30-30))
385 #define SICR_1_FEC2_GTM                 (1 << (30-30))
386 #define SICR_1_FEC2_GPIO                (2 << (30-30))
387 /* SICR_2 */
388 #define SICR_2_FEC3_FEC3                (0 << (30-0))
389 #define SICR_2_FEC3_TMR                 (1 << (30-0))
390 #define SICR_2_FEC3_GPIO                (2 << (30-0))
391 #define SICR_2_HDLC1_A_HDLC1            (0 << (30-2))
392 #define SICR_2_HDLC1_A_GPIO             (1 << (30-2))
393 #define SICR_2_HDLC1_A_TDM1             (2 << (30-2))
394 #define SICR_2_ELBC_A_LA                (0 << (30-4))
395 #define SICR_2_ELBC_B_LCLK              (0 << (30-6))
396 #define SICR_2_HDLC2_A_HDLC2            (0 << (30-8))
397 #define SICR_2_HDLC2_A_GPIO             (0 << (30-8))
398 #define SICR_2_HDLC2_A_TDM2             (0 << (30-8))
399 /* bits 10-11 unused */
400 #define SICR_2_USB_D_USBDR              (0 << (30-12))
401 #define SICR_2_USB_D_GPIO               (2 << (30-12))
402 #define SICR_2_USB_D_QE_BRG             (3 << (30-12))
403 #define SICR_2_PCI_PCI                  (0 << (30-14))
404 #define SICR_2_PCI_CPCI_HS              (2 << (30-14))
405 #define SICR_2_HDLC1_B_HDLC1            (0 << (30-16))
406 #define SICR_2_HDLC1_B_GPIO             (1 << (30-16))
407 #define SICR_2_HDLC1_B_QE_BRG           (2 << (30-16))
408 #define SICR_2_HDLC1_B_TDM1             (3 << (30-16))
409 #define SICR_2_HDLC1_C_HDLC1            (0 << (30-18))
410 #define SICR_2_HDLC1_C_GPIO             (1 << (30-18))
411 #define SICR_2_HDLC1_C_TDM1             (2 << (30-18))
412 #define SICR_2_HDLC2_B_HDLC2            (0 << (30-20))
413 #define SICR_2_HDLC2_B_GPIO             (1 << (30-20))
414 #define SICR_2_HDLC2_B_QE_BRG           (2 << (30-20))
415 #define SICR_2_HDLC2_B_TDM2             (3 << (30-20))
416 #define SICR_2_HDLC2_C_HDLC2            (0 << (30-22))
417 #define SICR_2_HDLC2_C_GPIO             (1 << (30-22))
418 #define SICR_2_HDLC2_C_TDM2             (2 << (30-22))
419 #define SICR_2_HDLC2_C_QE_BRG           (3 << (30-22))
420 #define SICR_2_QUIESCE_B                (0 << (30-24))
421
422 #endif
423
424 /*
425  * SWCRR - System Watchdog Control Register
426  */
427 /* Register offset to immr */
428 #define SWCRR                           0x0204
429 /* Software Watchdog Time Count */
430 #define SWCRR_SWTC                      0xFFFF0000
431 /* Watchdog Enable bit */
432 #define SWCRR_SWEN                      0x00000004
433 /* Software Watchdog Reset/Interrupt Select bit */
434 #define SWCRR_SWRI                      0x00000002
435 /* Software Watchdog Counter Prescale bit */
436 #define SWCRR_SWPR                      0x00000001
437 #define SWCRR_RES                       (~(SWCRR_SWTC | SWCRR_SWEN | \
438                                                 SWCRR_SWRI | SWCRR_SWPR))
439
440 /*
441  * SWCNR - System Watchdog Counter Register
442  */
443 /* Register offset to immr */
444 #define SWCNR                           0x0208
445 /* Software Watchdog Count mask */
446 #define SWCNR_SWCN                      0x0000FFFF
447 #define SWCNR_RES                       ~(SWCNR_SWCN)
448
449 /*
450  * SWSRR - System Watchdog Service Register
451  */
452 /* Register offset to immr */
453 #define SWSRR                           0x020E
454
455 /*
456  * ACR - Arbiter Configuration Register
457  */
458 #define ACR_COREDIS                     0x10000000      /* Core disable */
459 #define ACR_COREDIS_SHIFT               (31-7)
460 #define ACR_PIPE_DEP                    0x00070000      /* Pipeline depth */
461 #define ACR_PIPE_DEP_SHIFT              (31-15)
462 #define ACR_PCI_RPTCNT                  0x00007000      /* PCI repeat count */
463 #define ACR_PCI_RPTCNT_SHIFT            (31-19)
464 #define ACR_RPTCNT                      0x00000700      /* Repeat count */
465 #define ACR_RPTCNT_SHIFT                (31-23)
466 #define ACR_APARK                       0x00000030      /* Address parking */
467 #define ACR_APARK_SHIFT                 (31-27)
468 #define ACR_PARKM                       0x0000000F      /* Parking master */
469 #define ACR_PARKM_SHIFT                 (31-31)
470
471 /*
472  * ATR - Arbiter Timers Register
473  */
474 #define ATR_DTO                         0x00FF0000      /* Data time out */
475 #define ATR_DTO_SHIFT                   16
476 #define ATR_ATO                         0x000000FF      /* Address time out */
477 #define ATR_ATO_SHIFT                   0
478
479 /*
480  * AER - Arbiter Event Register
481  */
482 #define AER_ETEA                        0x00000020      /* Transfer error */
483 /* Reserved transfer type */
484 #define AER_RES                         0x00000010
485 /* External control word transfer type */
486 #define AER_ECW                         0x00000008
487 /* Address Only transfer type */
488 #define AER_AO                          0x00000004
489 #define AER_DTO                         0x00000002      /* Data time out */
490 #define AER_ATO                         0x00000001      /* Address time out */
491
492 /*
493  * AEATR - Arbiter Event Address Register
494  */
495 #define AEATR_EVENT                     0x07000000      /* Event type */
496 #define AEATR_EVENT_SHIFT               24
497 #define AEATR_MSTR_ID                   0x001F0000      /* Master Id */
498 #define AEATR_MSTR_ID_SHIFT             16
499 #define AEATR_TBST                      0x00000800      /* Transfer burst */
500 #define AEATR_TBST_SHIFT                11
501 #define AEATR_TSIZE                     0x00000700      /* Transfer Size */
502 #define AEATR_TSIZE_SHIFT               8
503 #define AEATR_TTYPE                     0x0000001F      /* Transfer Type */
504 #define AEATR_TTYPE_SHIFT               0
505
506 /*
507  * HRCWL - Hard Reset Configuration Word Low
508  */
509 #define HRCWL_LBIUCM                    0x80000000
510 #define HRCWL_LBIUCM_SHIFT              31
511 #define HRCWL_LCL_BUS_TO_SCB_CLK_1X1    0x00000000
512 #define HRCWL_LCL_BUS_TO_SCB_CLK_2X1    0x80000000
513
514 #define HRCWL_DDRCM                     0x40000000
515 #define HRCWL_DDRCM_SHIFT               30
516 #define HRCWL_DDR_TO_SCB_CLK_1X1        0x00000000
517 #define HRCWL_DDR_TO_SCB_CLK_2X1        0x40000000
518
519 #define HRCWL_SPMF                      0x0f000000
520 #define HRCWL_SPMF_SHIFT                24
521 #define HRCWL_CSB_TO_CLKIN_16X1         0x00000000
522 #define HRCWL_CSB_TO_CLKIN_1X1          0x01000000
523 #define HRCWL_CSB_TO_CLKIN_2X1          0x02000000
524 #define HRCWL_CSB_TO_CLKIN_3X1          0x03000000
525 #define HRCWL_CSB_TO_CLKIN_4X1          0x04000000
526 #define HRCWL_CSB_TO_CLKIN_5X1          0x05000000
527 #define HRCWL_CSB_TO_CLKIN_6X1          0x06000000
528 #define HRCWL_CSB_TO_CLKIN_7X1          0x07000000
529 #define HRCWL_CSB_TO_CLKIN_8X1          0x08000000
530 #define HRCWL_CSB_TO_CLKIN_9X1          0x09000000
531 #define HRCWL_CSB_TO_CLKIN_10X1         0x0A000000
532 #define HRCWL_CSB_TO_CLKIN_11X1         0x0B000000
533 #define HRCWL_CSB_TO_CLKIN_12X1         0x0C000000
534 #define HRCWL_CSB_TO_CLKIN_13X1         0x0D000000
535 #define HRCWL_CSB_TO_CLKIN_14X1         0x0E000000
536 #define HRCWL_CSB_TO_CLKIN_15X1         0x0F000000
537
538 #define HRCWL_VCO_BYPASS                0x00000000
539 #define HRCWL_VCO_1X2                   0x00000000
540 #define HRCWL_VCO_1X4                   0x00200000
541 #define HRCWL_VCO_1X8                   0x00400000
542
543 #define HRCWL_COREPLL                   0x007F0000
544 #define HRCWL_COREPLL_SHIFT             16
545 #define HRCWL_CORE_TO_CSB_BYPASS        0x00000000
546 #define HRCWL_CORE_TO_CSB_1X1           0x00020000
547 #define HRCWL_CORE_TO_CSB_1_5X1         0x00030000
548 #define HRCWL_CORE_TO_CSB_2X1           0x00040000
549 #define HRCWL_CORE_TO_CSB_2_5X1         0x00050000
550 #define HRCWL_CORE_TO_CSB_3X1           0x00060000
551
552 #if defined(CONFIG_ARCH_MPC8360) || defined(CONFIG_ARCH_MPC832X)
553 #define HRCWL_CEVCOD                    0x000000C0
554 #define HRCWL_CEVCOD_SHIFT              6
555 #define HRCWL_CE_PLL_VCO_DIV_4          0x00000000
556 #define HRCWL_CE_PLL_VCO_DIV_8          0x00000040
557 #define HRCWL_CE_PLL_VCO_DIV_2          0x00000080
558
559 #define HRCWL_CEPDF                     0x00000020
560 #define HRCWL_CEPDF_SHIFT               5
561 #define HRCWL_CE_PLL_DIV_1X1            0x00000000
562 #define HRCWL_CE_PLL_DIV_2X1            0x00000020
563
564 #define HRCWL_CEPMF                     0x0000001F
565 #define HRCWL_CEPMF_SHIFT               0
566 #define HRCWL_CE_TO_PLL_1X16_           0x00000000
567 #define HRCWL_CE_TO_PLL_1X2             0x00000002
568 #define HRCWL_CE_TO_PLL_1X3             0x00000003
569 #define HRCWL_CE_TO_PLL_1X4             0x00000004
570 #define HRCWL_CE_TO_PLL_1X5             0x00000005
571 #define HRCWL_CE_TO_PLL_1X6             0x00000006
572 #define HRCWL_CE_TO_PLL_1X7             0x00000007
573 #define HRCWL_CE_TO_PLL_1X8             0x00000008
574 #define HRCWL_CE_TO_PLL_1X9             0x00000009
575 #define HRCWL_CE_TO_PLL_1X10            0x0000000A
576 #define HRCWL_CE_TO_PLL_1X11            0x0000000B
577 #define HRCWL_CE_TO_PLL_1X12            0x0000000C
578 #define HRCWL_CE_TO_PLL_1X13            0x0000000D
579 #define HRCWL_CE_TO_PLL_1X14            0x0000000E
580 #define HRCWL_CE_TO_PLL_1X15            0x0000000F
581 #define HRCWL_CE_TO_PLL_1X16            0x00000010
582 #define HRCWL_CE_TO_PLL_1X17            0x00000011
583 #define HRCWL_CE_TO_PLL_1X18            0x00000012
584 #define HRCWL_CE_TO_PLL_1X19            0x00000013
585 #define HRCWL_CE_TO_PLL_1X20            0x00000014
586 #define HRCWL_CE_TO_PLL_1X21            0x00000015
587 #define HRCWL_CE_TO_PLL_1X22            0x00000016
588 #define HRCWL_CE_TO_PLL_1X23            0x00000017
589 #define HRCWL_CE_TO_PLL_1X24            0x00000018
590 #define HRCWL_CE_TO_PLL_1X25            0x00000019
591 #define HRCWL_CE_TO_PLL_1X26            0x0000001A
592 #define HRCWL_CE_TO_PLL_1X27            0x0000001B
593 #define HRCWL_CE_TO_PLL_1X28            0x0000001C
594 #define HRCWL_CE_TO_PLL_1X29            0x0000001D
595 #define HRCWL_CE_TO_PLL_1X30            0x0000001E
596 #define HRCWL_CE_TO_PLL_1X31            0x0000001F
597
598 #elif defined(CONFIG_ARCH_MPC8308)
599 #define HRCWL_SVCOD                     0x30000000
600 #define HRCWL_SVCOD_SHIFT               28
601 #define HRCWL_SVCOD_DIV_2               0x00000000
602 #define HRCWL_SVCOD_DIV_4               0x10000000
603 #define HRCWL_SVCOD_DIV_8               0x20000000
604 #define HRCWL_SVCOD_DIV_1               0x30000000
605
606 #elif defined(CONFIG_ARCH_MPC837X)
607 #define HRCWL_SVCOD                     0x30000000
608 #define HRCWL_SVCOD_SHIFT               28
609 #define HRCWL_SVCOD_DIV_4               0x00000000
610 #define HRCWL_SVCOD_DIV_8               0x10000000
611 #define HRCWL_SVCOD_DIV_2               0x20000000
612 #define HRCWL_SVCOD_DIV_1               0x30000000
613 #elif defined(CONFIG_ARCH_MPC8309)
614
615 #define HRCWL_CEVCOD                    0x000000C0
616 #define HRCWL_CEVCOD_SHIFT              6
617 /*
618  * According to Errata MPC8309RMAD, Rev. 0.2, 9/2012
619  * these are different than with 8360, 832x
620  */
621 #define HRCWL_CE_PLL_VCO_DIV_2          0x00000000
622 #define HRCWL_CE_PLL_VCO_DIV_4          0x00000040
623 #define HRCWL_CE_PLL_VCO_DIV_8          0x00000080
624
625 #define HRCWL_CEPDF                     0x00000020
626 #define HRCWL_CEPDF_SHIFT               5
627 #define HRCWL_CE_PLL_DIV_1X1            0x00000000
628 #define HRCWL_CE_PLL_DIV_2X1            0x00000020
629
630 #define HRCWL_CEPMF                     0x0000001F
631 #define HRCWL_CEPMF_SHIFT               0
632 #define HRCWL_CE_TO_PLL_1X16_           0x00000000
633 #define HRCWL_CE_TO_PLL_1X2             0x00000002
634 #define HRCWL_CE_TO_PLL_1X3             0x00000003
635 #define HRCWL_CE_TO_PLL_1X4             0x00000004
636 #define HRCWL_CE_TO_PLL_1X5             0x00000005
637 #define HRCWL_CE_TO_PLL_1X6             0x00000006
638 #define HRCWL_CE_TO_PLL_1X7             0x00000007
639 #define HRCWL_CE_TO_PLL_1X8             0x00000008
640 #define HRCWL_CE_TO_PLL_1X9             0x00000009
641 #define HRCWL_CE_TO_PLL_1X10            0x0000000A
642 #define HRCWL_CE_TO_PLL_1X11            0x0000000B
643 #define HRCWL_CE_TO_PLL_1X12            0x0000000C
644 #define HRCWL_CE_TO_PLL_1X13            0x0000000D
645 #define HRCWL_CE_TO_PLL_1X14            0x0000000E
646 #define HRCWL_CE_TO_PLL_1X15            0x0000000F
647 #define HRCWL_CE_TO_PLL_1X16            0x00000010
648 #define HRCWL_CE_TO_PLL_1X17            0x00000011
649 #define HRCWL_CE_TO_PLL_1X18            0x00000012
650 #define HRCWL_CE_TO_PLL_1X19            0x00000013
651 #define HRCWL_CE_TO_PLL_1X20            0x00000014
652 #define HRCWL_CE_TO_PLL_1X21            0x00000015
653 #define HRCWL_CE_TO_PLL_1X22            0x00000016
654 #define HRCWL_CE_TO_PLL_1X23            0x00000017
655 #define HRCWL_CE_TO_PLL_1X24            0x00000018
656 #define HRCWL_CE_TO_PLL_1X25            0x00000019
657 #define HRCWL_CE_TO_PLL_1X26            0x0000001A
658 #define HRCWL_CE_TO_PLL_1X27            0x0000001B
659 #define HRCWL_CE_TO_PLL_1X28            0x0000001C
660 #define HRCWL_CE_TO_PLL_1X29            0x0000001D
661 #define HRCWL_CE_TO_PLL_1X30            0x0000001E
662 #define HRCWL_CE_TO_PLL_1X31            0x0000001F
663
664 #define HRCWL_SVCOD                     0x30000000
665 #define HRCWL_SVCOD_SHIFT               28
666 #define HRCWL_SVCOD_DIV_2               0x00000000
667 #define HRCWL_SVCOD_DIV_4               0x10000000
668 #define HRCWL_SVCOD_DIV_8               0x20000000
669 #define HRCWL_SVCOD_DIV_1               0x30000000
670 #endif
671
672 /*
673  * HRCWH - Hardware Reset Configuration Word High
674  */
675 #define HRCWH_PCI_HOST                  0x80000000
676 #define HRCWH_PCI_HOST_SHIFT            31
677 #define HRCWH_PCI_AGENT                 0x00000000
678
679 #if defined(CONFIG_ARCH_MPC834X)
680 #define HRCWH_32_BIT_PCI                0x00000000
681 #define HRCWH_64_BIT_PCI                0x40000000
682 #endif
683
684 #define HRCWH_PCI1_ARBITER_DISABLE      0x00000000
685 #define HRCWH_PCI1_ARBITER_ENABLE       0x20000000
686
687 #define HRCWH_PCI_ARBITER_DISABLE       0x00000000
688 #define HRCWH_PCI_ARBITER_ENABLE        0x20000000
689
690 #if defined(CONFIG_ARCH_MPC834X)
691 #define HRCWH_PCI2_ARBITER_DISABLE      0x00000000
692 #define HRCWH_PCI2_ARBITER_ENABLE       0x10000000
693
694 #elif defined(CONFIG_ARCH_MPC8360)
695 #define HRCWH_PCICKDRV_DISABLE          0x00000000
696 #define HRCWH_PCICKDRV_ENABLE           0x10000000
697 #endif
698
699 #define HRCWH_CORE_DISABLE              0x08000000
700 #define HRCWH_CORE_ENABLE               0x00000000
701
702 #define HRCWH_FROM_0X00000100           0x00000000
703 #define HRCWH_FROM_0XFFF00100           0x04000000
704
705 #define HRCWH_BOOTSEQ_DISABLE           0x00000000
706 #define HRCWH_BOOTSEQ_NORMAL            0x01000000
707 #define HRCWH_BOOTSEQ_EXTENDED          0x02000000
708
709 #define HRCWH_SW_WATCHDOG_DISABLE       0x00000000
710 #define HRCWH_SW_WATCHDOG_ENABLE        0x00800000
711
712 #define HRCWH_ROM_LOC_DDR_SDRAM         0x00000000
713 #define HRCWH_ROM_LOC_PCI1              0x00100000
714 #if defined(CONFIG_ARCH_MPC834X)
715 #define HRCWH_ROM_LOC_PCI2              0x00200000
716 #endif
717 #if defined(CONFIG_ARCH_MPC837X)
718 #define HRCWH_ROM_LOC_ON_CHIP_ROM       0x00300000
719 #endif
720 #define HRCWH_ROM_LOC_LOCAL_8BIT        0x00500000
721 #define HRCWH_ROM_LOC_LOCAL_16BIT       0x00600000
722 #define HRCWH_ROM_LOC_LOCAL_32BIT       0x00700000
723
724 #if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X) || \
725         defined(CONFIG_ARCH_MPC837X)
726 #define HRCWH_ROM_LOC_NAND_SP_8BIT      0x00100000
727 #define HRCWH_ROM_LOC_NAND_SP_16BIT     0x00200000
728 #define HRCWH_ROM_LOC_NAND_LP_8BIT      0x00500000
729 #define HRCWH_ROM_LOC_NAND_LP_16BIT     0x00600000
730
731 #define HRCWH_RL_EXT_LEGACY             0x00000000
732 #define HRCWH_RL_EXT_NAND               0x00040000
733
734 #define HRCWH_TSEC1M_MASK               0x0000E000
735 #define HRCWH_TSEC1M_IN_MII             0x00000000
736 #define HRCWH_TSEC1M_IN_RMII            0x00002000
737 #define HRCWH_TSEC1M_IN_RGMII           0x00006000
738 #define HRCWH_TSEC1M_IN_RTBI            0x0000A000
739 #define HRCWH_TSEC1M_IN_SGMII           0x0000C000
740
741 #define HRCWH_TSEC2M_MASK               0x00001C00
742 #define HRCWH_TSEC2M_IN_MII             0x00000000
743 #define HRCWH_TSEC2M_IN_RMII            0x00000400
744 #define HRCWH_TSEC2M_IN_RGMII           0x00000C00
745 #define HRCWH_TSEC2M_IN_RTBI            0x00001400
746 #define HRCWH_TSEC2M_IN_SGMII           0x00001800
747 #endif
748
749 #if defined(CONFIG_ARCH_MPC834X)
750 #define HRCWH_TSEC1M_IN_RGMII           0x00000000
751 #define HRCWH_TSEC1M_IN_RTBI            0x00004000
752 #define HRCWH_TSEC1M_IN_GMII            0x00008000
753 #define HRCWH_TSEC1M_IN_TBI             0x0000C000
754 #define HRCWH_TSEC2M_IN_RGMII           0x00000000
755 #define HRCWH_TSEC2M_IN_RTBI            0x00001000
756 #define HRCWH_TSEC2M_IN_GMII            0x00002000
757 #define HRCWH_TSEC2M_IN_TBI             0x00003000
758 #endif
759
760 #if defined(CONFIG_ARCH_MPC8360)
761 #define HRCWH_SECONDARY_DDR_DISABLE     0x00000000
762 #define HRCWH_SECONDARY_DDR_ENABLE      0x00000010
763 #endif
764
765 #define HRCWH_BIG_ENDIAN                0x00000000
766 #define HRCWH_LITTLE_ENDIAN             0x00000008
767
768 #define HRCWH_LALE_NORMAL               0x00000000
769 #define HRCWH_LALE_EARLY                0x00000004
770
771 #define HRCWH_LDP_SET                   0x00000000
772 #define HRCWH_LDP_CLEAR                 0x00000002
773
774 /*
775  * RSR - Reset Status Register
776  */
777 #if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X) || \
778         defined(CONFIG_ARCH_MPC837X)
779 #define RSR_RSTSRC                      0xF0000000      /* Reset source */
780 #define RSR_RSTSRC_SHIFT                28
781 #else
782 #define RSR_RSTSRC                      0xE0000000      /* Reset source */
783 #define RSR_RSTSRC_SHIFT                29
784 #endif
785 #define RSR_BSF                         0x00010000      /* Boot seq. fail */
786 #define RSR_BSF_SHIFT                   16
787 /* software soft reset */
788 #define RSR_SWSR                        0x00002000
789 #define RSR_SWSR_SHIFT                  13
790 /* software hard reset */
791 #define RSR_SWHR                        0x00001000
792 #define RSR_SWHR_SHIFT                  12
793 #define RSR_JHRS                        0x00000200      /* jtag hreset */
794 #define RSR_JHRS_SHIFT                  9
795 /* jtag sreset status */
796 #define RSR_JSRS                        0x00000100
797 #define RSR_JSRS_SHIFT                  8
798 /* checkstop reset status */
799 #define RSR_CSHR                        0x00000010
800 #define RSR_CSHR_SHIFT                  4
801 /* software watchdog reset status */
802 #define RSR_SWRS                        0x00000008
803 #define RSR_SWRS_SHIFT                  3
804 /* bus monitop reset status */
805 #define RSR_BMRS                        0x00000004
806 #define RSR_BMRS_SHIFT                  2
807 #define RSR_SRS                         0x00000002      /* soft reset status */
808 #define RSR_SRS_SHIFT                   1
809 #define RSR_HRS                         0x00000001      /* hard reset status */
810 #define RSR_HRS_SHIFT                   0
811 #define RSR_RES                         (~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | \
812                                                 RSR_SWHR | RSR_JHRS | \
813                                                 RSR_JSRS | RSR_CSHR | \
814                                                 RSR_SWRS | RSR_BMRS | \
815                                                 RSR_SRS | RSR_HRS))
816 /*
817  * RMR - Reset Mode Register
818  */
819 /* checkstop reset enable */
820 #define RMR_CSRE                        0x00000001
821 #define RMR_CSRE_SHIFT                  0
822 #define RMR_RES                         ~(RMR_CSRE)
823
824 /*
825  * RCR - Reset Control Register
826  */
827 /* software hard reset */
828 #define RCR_SWHR                        0x00000002
829 /* software soft reset */
830 #define RCR_SWSR                        0x00000001
831 #define RCR_RES                         ~(RCR_SWHR | RCR_SWSR)
832
833 /*
834  * RCER - Reset Control Enable Register
835  */
836 /* software hard reset */
837 #define RCER_CRE                        0x00000001
838 #define RCER_RES                        ~(RCER_CRE)
839
840 /*
841  * SPMR - System PLL Mode Register
842  */
843 #define SPMR_LBIUCM                     0x80000000
844 #define SPMR_LBIUCM_SHIFT               31
845 #define SPMR_DDRCM                      0x40000000
846 #define SPMR_DDRCM_SHIFT                30
847 #define SPMR_SPMF                       0x0F000000
848 #define SPMR_SPMF_SHIFT         24
849 #define SPMR_CKID                       0x00800000
850 #define SPMR_CKID_SHIFT                 23
851 #define SPMR_COREPLL                    0x007F0000
852 #define SPMR_COREPLL_SHIFT              16
853 #define SPMR_CEVCOD                     0x000000C0
854 #define SPMR_CEVCOD_SHIFT               6
855 #define SPMR_CEPDF                      0x00000020
856 #define SPMR_CEPDF_SHIFT                5
857 #define SPMR_CEPMF                      0x0000001F
858 #define SPMR_CEPMF_SHIFT                0
859
860 /*
861  * OCCR - Output Clock Control Register
862  */
863 #define OCCR_PCICOE0                    0x80000000
864 #define OCCR_PCICOE1                    0x40000000
865 #define OCCR_PCICOE2                    0x20000000
866 #define OCCR_PCICOE3                    0x10000000
867 #define OCCR_PCICOE4                    0x08000000
868 #define OCCR_PCICOE5                    0x04000000
869 #define OCCR_PCICOE6                    0x02000000
870 #define OCCR_PCICOE7                    0x01000000
871 #define OCCR_PCICD0                     0x00800000
872 #define OCCR_PCICD1                     0x00400000
873 #define OCCR_PCICD2                     0x00200000
874 #define OCCR_PCICD3                     0x00100000
875 #define OCCR_PCICD4                     0x00080000
876 #define OCCR_PCICD5                     0x00040000
877 #define OCCR_PCICD6                     0x00020000
878 #define OCCR_PCICD7                     0x00010000
879 #define OCCR_PCI1CR                     0x00000002
880 #define OCCR_PCI2CR                     0x00000001
881 #define OCCR_PCICR                      OCCR_PCI1CR
882
883 /*
884  * SCCR - System Clock Control Register
885  */
886 #define SCCR_ENCCM                      0x03000000
887 #define SCCR_ENCCM_SHIFT                24
888 #define SCCR_ENCCM_0                    0x00000000
889 #define SCCR_ENCCM_1                    0x01000000
890 #define SCCR_ENCCM_2                    0x02000000
891 #define SCCR_ENCCM_3                    0x03000000
892
893 #define SCCR_PCICM                      0x00010000
894 #define SCCR_PCICM_SHIFT                16
895
896 #if defined(CONFIG_ARCH_MPC834X)
897 /* SCCR bits - MPC834X specific */
898 #define SCCR_TSEC1CM                    0xc0000000
899 #define SCCR_TSEC1CM_SHIFT              30
900 #define SCCR_TSEC1CM_0                  0x00000000
901 #define SCCR_TSEC1CM_1                  0x40000000
902 #define SCCR_TSEC1CM_2                  0x80000000
903 #define SCCR_TSEC1CM_3                  0xC0000000
904
905 #define SCCR_TSEC2CM                    0x30000000
906 #define SCCR_TSEC2CM_SHIFT              28
907 #define SCCR_TSEC2CM_0                  0x00000000
908 #define SCCR_TSEC2CM_1                  0x10000000
909 #define SCCR_TSEC2CM_2                  0x20000000
910 #define SCCR_TSEC2CM_3                  0x30000000
911
912 /* The MPH must have the same clock ratio as DR, unless its clock disabled */
913 #define SCCR_USBMPHCM                   0x00c00000
914 #define SCCR_USBMPHCM_SHIFT             22
915 #define SCCR_USBDRCM                    0x00300000
916 #define SCCR_USBDRCM_SHIFT              20
917 #define SCCR_USBCM                      0x00f00000
918 #define SCCR_USBCM_SHIFT                20
919 #define SCCR_USBCM_0                    0x00000000
920 #define SCCR_USBCM_1                    0x00500000
921 #define SCCR_USBCM_2                    0x00A00000
922 #define SCCR_USBCM_3                    0x00F00000
923
924 #elif defined(CONFIG_ARCH_MPC8313)
925 /* TSEC1 bits are for TSEC2 as well */
926 #define SCCR_TSEC1CM                    0xc0000000
927 #define SCCR_TSEC1CM_SHIFT              30
928 #define SCCR_TSEC1CM_0                  0x00000000
929 #define SCCR_TSEC1CM_1                  0x40000000
930 #define SCCR_TSEC1CM_2                  0x80000000
931 #define SCCR_TSEC1CM_3                  0xC0000000
932
933 #define SCCR_TSEC1ON                    0x20000000
934 #define SCCR_TSEC1ON_SHIFT              29
935 #define SCCR_TSEC2ON                    0x10000000
936 #define SCCR_TSEC2ON_SHIFT              28
937
938 #define SCCR_USBDRCM                    0x00300000
939 #define SCCR_USBDRCM_SHIFT              20
940 #define SCCR_USBDRCM_0                  0x00000000
941 #define SCCR_USBDRCM_1                  0x00100000
942 #define SCCR_USBDRCM_2                  0x00200000
943 #define SCCR_USBDRCM_3                  0x00300000
944
945 #elif defined(CONFIG_ARCH_MPC8308)
946 /* SCCR bits - MPC8315/MPC8308 specific */
947 #define SCCR_TSEC1CM                    0xc0000000
948 #define SCCR_TSEC1CM_SHIFT              30
949 #define SCCR_TSEC1CM_0                  0x00000000
950 #define SCCR_TSEC1CM_1                  0x40000000
951 #define SCCR_TSEC1CM_2                  0x80000000
952 #define SCCR_TSEC1CM_3                  0xC0000000
953
954 #define SCCR_TSEC2CM                    0x30000000
955 #define SCCR_TSEC2CM_SHIFT              28
956 #define SCCR_TSEC2CM_0                  0x00000000
957 #define SCCR_TSEC2CM_1                  0x10000000
958 #define SCCR_TSEC2CM_2                  0x20000000
959 #define SCCR_TSEC2CM_3                  0x30000000
960
961 #define SCCR_SDHCCM                     0x0c000000
962 #define SCCR_SDHCCM_SHIFT               26
963 #define SCCR_SDHCCM_0                   0x00000000
964 #define SCCR_SDHCCM_1                   0x04000000
965 #define SCCR_SDHCCM_2                   0x08000000
966 #define SCCR_SDHCCM_3                   0x0c000000
967
968 #define SCCR_USBDRCM                    0x00c00000
969 #define SCCR_USBDRCM_SHIFT              22
970 #define SCCR_USBDRCM_0                  0x00000000
971 #define SCCR_USBDRCM_1                  0x00400000
972 #define SCCR_USBDRCM_2                  0x00800000
973 #define SCCR_USBDRCM_3                  0x00c00000
974
975 #define SCCR_SATA1CM                    0x00003000
976 #define SCCR_SATA1CM_SHIFT              12
977 #define SCCR_SATACM                     0x00003c00
978 #define SCCR_SATACM_SHIFT               10
979 #define SCCR_SATACM_0                   0x00000000
980 #define SCCR_SATACM_1                   0x00001400
981 #define SCCR_SATACM_2                   0x00002800
982 #define SCCR_SATACM_3                   0x00003c00
983
984 #define SCCR_TDMCM                      0x00000030
985 #define SCCR_TDMCM_SHIFT                4
986 #define SCCR_TDMCM_0                    0x00000000
987 #define SCCR_TDMCM_1                    0x00000010
988 #define SCCR_TDMCM_2                    0x00000020
989 #define SCCR_TDMCM_3                    0x00000030
990
991 #elif defined(CONFIG_ARCH_MPC837X)
992 /* SCCR bits - MPC837X specific */
993 #define SCCR_TSEC1CM                    0xc0000000
994 #define SCCR_TSEC1CM_SHIFT              30
995 #define SCCR_TSEC1CM_0                  0x00000000
996 #define SCCR_TSEC1CM_1                  0x40000000
997 #define SCCR_TSEC1CM_2                  0x80000000
998 #define SCCR_TSEC1CM_3                  0xC0000000
999
1000 #define SCCR_TSEC2CM                    0x30000000
1001 #define SCCR_TSEC2CM_SHIFT              28
1002 #define SCCR_TSEC2CM_0                  0x00000000
1003 #define SCCR_TSEC2CM_1                  0x10000000
1004 #define SCCR_TSEC2CM_2                  0x20000000
1005 #define SCCR_TSEC2CM_3                  0x30000000
1006
1007 #define SCCR_SDHCCM                     0x0c000000
1008 #define SCCR_SDHCCM_SHIFT               26
1009 #define SCCR_SDHCCM_0                   0x00000000
1010 #define SCCR_SDHCCM_1                   0x04000000
1011 #define SCCR_SDHCCM_2                   0x08000000
1012 #define SCCR_SDHCCM_3                   0x0c000000
1013
1014 #define SCCR_USBDRCM                    0x00c00000
1015 #define SCCR_USBDRCM_SHIFT              22
1016 #define SCCR_USBDRCM_0                  0x00000000
1017 #define SCCR_USBDRCM_1                  0x00400000
1018 #define SCCR_USBDRCM_2                  0x00800000
1019 #define SCCR_USBDRCM_3                  0x00c00000
1020
1021 /* All of the four SATA controllers must have the same clock ratio */
1022 #define SCCR_SATA1CM                    0x000000c0
1023 #define SCCR_SATA1CM_SHIFT              6
1024 #define SCCR_SATACM                     0x000000ff
1025 #define SCCR_SATACM_SHIFT               0
1026 #define SCCR_SATACM_0                   0x00000000
1027 #define SCCR_SATACM_1                   0x00000055
1028 #define SCCR_SATACM_2                   0x000000aa
1029 #define SCCR_SATACM_3                   0x000000ff
1030 #elif defined(CONFIG_ARCH_MPC8309)
1031 /* SCCR bits - MPC8309 specific */
1032 #define SCCR_SDHCCM                     0x0c000000
1033 #define SCCR_SDHCCM_SHIFT               26
1034 #define SCCR_SDHCCM_0                   0x00000000
1035 #define SCCR_SDHCCM_1                   0x04000000
1036 #define SCCR_SDHCCM_2                   0x08000000
1037 #define SCCR_SDHCCM_3                   0x0c000000
1038
1039 #define SCCR_USBDRCM                    0x00c00000
1040 #define SCCR_USBDRCM_SHIFT              22
1041 #define SCCR_USBDRCM_0                  0x00000000
1042 #define SCCR_USBDRCM_1                  0x00400000
1043 #define SCCR_USBDRCM_2                  0x00800000
1044 #define SCCR_USBDRCM_3                  0x00c00000
1045 #endif
1046
1047 #define SCCR_PCIEXP1CM                  0x00300000
1048 #define SCCR_PCIEXP1CM_SHIFT            20
1049 #define SCCR_PCIEXP1CM_0                0x00000000
1050 #define SCCR_PCIEXP1CM_1                0x00100000
1051 #define SCCR_PCIEXP1CM_2                0x00200000
1052 #define SCCR_PCIEXP1CM_3                0x00300000
1053
1054 #define SCCR_PCIEXP2CM                  0x000c0000
1055 #define SCCR_PCIEXP2CM_SHIFT            18
1056 #define SCCR_PCIEXP2CM_0                0x00000000
1057 #define SCCR_PCIEXP2CM_1                0x00040000
1058 #define SCCR_PCIEXP2CM_2                0x00080000
1059 #define SCCR_PCIEXP2CM_3                0x000c0000
1060
1061 /*
1062  * CSn_BDNS - Chip Select memory Bounds Register
1063  */
1064 #define CSBNDS_SA                       0x00FF0000
1065 #define CSBNDS_SA_SHIFT                 8
1066 #define CSBNDS_EA                       0x000000FF
1067 #define CSBNDS_EA_SHIFT                 24
1068
1069 #ifndef CONFIG_MPC83XX_SDRAM
1070
1071 /*
1072  * CSn_CONFIG - Chip Select Configuration Register
1073  */
1074 #define CSCONFIG_EN                     0x80000000
1075 #define CSCONFIG_AP                     0x00800000
1076 #if defined(CONFIG_ARCH_MPC830X) || defined(CONFIG_ARCH_MPC831X)
1077 #define CSCONFIG_ODT_RD_NEVER           0x00000000
1078 #define CSCONFIG_ODT_RD_ONLY_CURRENT    0x00100000
1079 #define CSCONFIG_ODT_RD_ONLY_OTHER_CS   0x00200000
1080 #define CSCONFIG_ODT_RD_ALL             0x00400000
1081 #define CSCONFIG_ODT_WR_NEVER           0x00000000
1082 #define CSCONFIG_ODT_WR_ONLY_CURRENT    0x00010000
1083 #define CSCONFIG_ODT_WR_ONLY_OTHER_CS   0x00020000
1084 #define CSCONFIG_ODT_WR_ALL             0x00040000
1085 #elif defined(CONFIG_ARCH_MPC832X)
1086 #define CSCONFIG_ODT_RD_CFG             0x00400000
1087 #define CSCONFIG_ODT_WR_CFG             0x00040000
1088 #elif defined(CONFIG_ARCH_MPC8360) || defined(CONFIG_ARCH_MPC837X)
1089 #define CSCONFIG_ODT_RD_NEVER           0x00000000
1090 #define CSCONFIG_ODT_RD_ONLY_CURRENT    0x00100000
1091 #define CSCONFIG_ODT_RD_ONLY_OTHER_CS   0x00200000
1092 #define CSCONFIG_ODT_RD_ONLY_OTHER_DIMM 0x00300000
1093 #define CSCONFIG_ODT_RD_ALL             0x00400000
1094 #define CSCONFIG_ODT_WR_NEVER           0x00000000
1095 #define CSCONFIG_ODT_WR_ONLY_CURRENT    0x00010000
1096 #define CSCONFIG_ODT_WR_ONLY_OTHER_CS   0x00020000
1097 #define CSCONFIG_ODT_WR_ONLY_OTHER_DIMM 0x00030000
1098 #define CSCONFIG_ODT_WR_ALL             0x00040000
1099 #endif
1100 #define CSCONFIG_BANK_BIT_3             0x00004000
1101 #define CSCONFIG_ROW_BIT                0x00000700
1102 #define CSCONFIG_ROW_BIT_12             0x00000000
1103 #define CSCONFIG_ROW_BIT_13             0x00000100
1104 #define CSCONFIG_ROW_BIT_14             0x00000200
1105 #define CSCONFIG_COL_BIT                0x00000007
1106 #define CSCONFIG_COL_BIT_8              0x00000000
1107 #define CSCONFIG_COL_BIT_9              0x00000001
1108 #define CSCONFIG_COL_BIT_10             0x00000002
1109 #define CSCONFIG_COL_BIT_11             0x00000003
1110
1111 /*
1112  * TIMING_CFG_0 - DDR SDRAM Timing Configuration 0
1113  */
1114 #define TIMING_CFG0_RWT                 0xC0000000
1115 #define TIMING_CFG0_RWT_SHIFT           30
1116 #define TIMING_CFG0_WRT                 0x30000000
1117 #define TIMING_CFG0_WRT_SHIFT           28
1118 #define TIMING_CFG0_RRT                 0x0C000000
1119 #define TIMING_CFG0_RRT_SHIFT           26
1120 #define TIMING_CFG0_WWT                 0x03000000
1121 #define TIMING_CFG0_WWT_SHIFT           24
1122 #define TIMING_CFG0_ACT_PD_EXIT         0x00700000
1123 #define TIMING_CFG0_ACT_PD_EXIT_SHIFT   20
1124 #define TIMING_CFG0_PRE_PD_EXIT         0x00070000
1125 #define TIMING_CFG0_PRE_PD_EXIT_SHIFT   16
1126 #define TIMING_CFG0_ODT_PD_EXIT         0x00000F00
1127 #define TIMING_CFG0_ODT_PD_EXIT_SHIFT   8
1128 #define TIMING_CFG0_MRS_CYC             0x0000000F
1129 #define TIMING_CFG0_MRS_CYC_SHIFT       0
1130
1131 /*
1132  * TIMING_CFG_1 - DDR SDRAM Timing Configuration 1
1133  */
1134 #define TIMING_CFG1_PRETOACT            0x70000000
1135 #define TIMING_CFG1_PRETOACT_SHIFT      28
1136 #define TIMING_CFG1_ACTTOPRE            0x0F000000
1137 #define TIMING_CFG1_ACTTOPRE_SHIFT      24
1138 #define TIMING_CFG1_ACTTORW             0x00700000
1139 #define TIMING_CFG1_ACTTORW_SHIFT       20
1140 #define TIMING_CFG1_CASLAT              0x00070000
1141 #define TIMING_CFG1_CASLAT_SHIFT        16
1142 #define TIMING_CFG1_REFREC              0x0000F000
1143 #define TIMING_CFG1_REFREC_SHIFT        12
1144 #define TIMING_CFG1_WRREC               0x00000700
1145 #define TIMING_CFG1_WRREC_SHIFT         8
1146 #define TIMING_CFG1_ACTTOACT            0x00000070
1147 #define TIMING_CFG1_ACTTOACT_SHIFT      4
1148 #define TIMING_CFG1_WRTORD              0x00000007
1149 #define TIMING_CFG1_WRTORD_SHIFT        0
1150 #define TIMING_CFG1_CASLAT_20           0x00030000      /* CAS latency = 2.0 */
1151 #define TIMING_CFG1_CASLAT_25           0x00040000      /* CAS latency = 2.5 */
1152 #define TIMING_CFG1_CASLAT_30           0x00050000      /* CAS latency = 3.0 */
1153 #define TIMING_CFG1_CASLAT_35           0x00060000      /* CAS latency = 3.5 */
1154 #define TIMING_CFG1_CASLAT_40           0x00070000      /* CAS latency = 4.0 */
1155 #define TIMING_CFG1_CASLAT_45           0x00080000      /* CAS latency = 4.5 */
1156 #define TIMING_CFG1_CASLAT_50           0x00090000      /* CAS latency = 5.0 */
1157
1158 /*
1159  * TIMING_CFG_2 - DDR SDRAM Timing Configuration 2
1160  */
1161 #define TIMING_CFG2_CPO                 0x0F800000
1162 #define TIMING_CFG2_CPO_SHIFT           23
1163 #define TIMING_CFG2_ACSM                0x00080000
1164 #define TIMING_CFG2_WR_DATA_DELAY       0x00001C00
1165 #define TIMING_CFG2_WR_DATA_DELAY_SHIFT 10
1166 /* default (= CASLAT + 1) */
1167 #define TIMING_CFG2_CPO_DEF             0x00000000
1168
1169 #define TIMING_CFG2_ADD_LAT             0x70000000
1170 #define TIMING_CFG2_ADD_LAT_SHIFT       28
1171 #define TIMING_CFG2_WR_LAT_DELAY        0x00380000
1172 #define TIMING_CFG2_WR_LAT_DELAY_SHIFT  19
1173 #define TIMING_CFG2_RD_TO_PRE           0x0000E000
1174 #define TIMING_CFG2_RD_TO_PRE_SHIFT     13
1175 #define TIMING_CFG2_CKE_PLS             0x000001C0
1176 #define TIMING_CFG2_CKE_PLS_SHIFT       6
1177 #define TIMING_CFG2_FOUR_ACT            0x0000003F
1178 #define TIMING_CFG2_FOUR_ACT_SHIFT      0
1179
1180 /*
1181  * TIMING_CFG_3 - DDR SDRAM Timing Configuration 3
1182  */
1183 #define TIMING_CFG3_EXT_REFREC          0x00070000
1184 #define TIMING_CFG3_EXT_REFREC_SHIFT    16
1185
1186 /*
1187  * DDR_SDRAM_CFG - DDR SDRAM Control Configuration
1188  */
1189 #define SDRAM_CFG_MEM_EN                0x80000000
1190 #define SDRAM_CFG_SREN                  0x40000000
1191 #define SDRAM_CFG_ECC_EN                0x20000000
1192 #define SDRAM_CFG_RD_EN                 0x10000000
1193 #define SDRAM_CFG_SDRAM_TYPE_DDR1       0x02000000
1194 #define SDRAM_CFG_SDRAM_TYPE_DDR2       0x03000000
1195 #define SDRAM_CFG_SDRAM_TYPE_MASK       0x07000000
1196 #define SDRAM_CFG_SDRAM_TYPE_SHIFT      24
1197 #define SDRAM_CFG_DYN_PWR               0x00200000
1198 #if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X)
1199 #define SDRAM_CFG_DBW_MASK              0x00180000
1200 #define SDRAM_CFG_DBW_16                0x00100000
1201 #define SDRAM_CFG_DBW_32                0x00080000
1202 #else
1203 #define SDRAM_CFG_32_BE                 0x00080000
1204 #endif
1205 #if !defined(CONFIG_ARCH_MPC8308)
1206 #define SDRAM_CFG_8_BE                  0x00040000
1207 #endif
1208 #define SDRAM_CFG_NCAP                  0x00020000
1209 #define SDRAM_CFG_2T_EN                 0x00008000
1210 #define SDRAM_CFG_HSE                   0x00000008
1211 #define SDRAM_CFG_BI                    0x00000001
1212
1213 /*
1214  * DDR_SDRAM_MODE - DDR SDRAM Mode Register
1215  */
1216 #define SDRAM_MODE_ESD                  0xFFFF0000
1217 #define SDRAM_MODE_ESD_SHIFT            16
1218 #define SDRAM_MODE_SD                   0x0000FFFF
1219 #define SDRAM_MODE_SD_SHIFT             0
1220 /* select extended mode reg */
1221 #define DDR_MODE_EXT_MODEREG            0x4000
1222 /* operating mode, mask */
1223 #define DDR_MODE_EXT_OPMODE             0x3FF8
1224 #define DDR_MODE_EXT_OP_NORMAL          0x0000          /* normal operation */
1225 /* QFC / compatibility, mask */
1226 #define DDR_MODE_QFC                    0x0004
1227 /* compatible to older SDRAMs */
1228 #define DDR_MODE_QFC_COMP               0x0000
1229 /* weak drivers */
1230 #define DDR_MODE_WEAK                   0x0002
1231 /* disable DLL */
1232 #define DDR_MODE_DLL_DIS                0x0001
1233 /* CAS latency, mask */
1234 #define DDR_MODE_CASLAT                 0x0070
1235 #define DDR_MODE_CASLAT_15              0x0010          /* CAS latency 1.5 */
1236 #define DDR_MODE_CASLAT_20              0x0020          /* CAS latency 2 */
1237 #define DDR_MODE_CASLAT_25              0x0060          /* CAS latency 2.5 */
1238 #define DDR_MODE_CASLAT_30              0x0030          /* CAS latency 3 */
1239 /* sequential burst */
1240 #define DDR_MODE_BTYPE_SEQ              0x0000
1241 /* interleaved burst */
1242 #define DDR_MODE_BTYPE_ILVD             0x0008
1243 #define DDR_MODE_BLEN_2                 0x0001          /* burst length 2 */
1244 #define DDR_MODE_BLEN_4                 0x0002          /* burst length 4 */
1245 /* exact value for 7.8125us */
1246 #define DDR_REFINT_166MHZ_7US           1302
1247 /* use 256 cycles as a starting point */
1248 #define DDR_BSTOPRE                     256
1249 /* select mode register */
1250 #define DDR_MODE_MODEREG                0x0000
1251
1252 /*
1253  * DDR_SDRAM_INTERVAL - DDR SDRAM Interval Register
1254  */
1255 #define SDRAM_INTERVAL_REFINT           0x3FFF0000
1256 #define SDRAM_INTERVAL_REFINT_SHIFT     16
1257 #define SDRAM_INTERVAL_BSTOPRE_SHIFT    0
1258
1259 /*
1260  * DDR_SDRAM_CLK_CNTL - DDR SDRAM Clock Control Register
1261  */
1262 #define DDR_SDRAM_CLK_CNTL_SS_EN                0x80000000
1263 #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_025       0x01000000
1264 #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05        0x02000000
1265 #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075       0x03000000
1266 #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_1         0x04000000
1267
1268 /*
1269  * ECC_ERR_INJECT - Memory data path error injection mask ECC
1270  */
1271 /* ECC Mirror Byte */
1272 #define ECC_ERR_INJECT_EMB              (0x80000000 >> 22)
1273 /* Error Injection Enable */
1274 #define ECC_ERR_INJECT_EIEN             (0x80000000 >> 23)
1275 /* ECC Erroe Injection Enable */
1276 #define ECC_ERR_INJECT_EEIM             (0xff000000 >> 24)
1277 #define ECC_ERR_INJECT_EEIM_SHIFT       0
1278
1279 /*
1280  * CAPTURE_ECC - Memory data path read capture ECC
1281  */
1282 #define CAPTURE_ECC_ECE                 (0xff000000 >> 24)
1283 #define CAPTURE_ECC_ECE_SHIFT           0
1284
1285 /*
1286  * ERR_DETECT - Memory error detect
1287  */
1288 /* Multiple Memory Errors */
1289 #define ECC_ERROR_DETECT_MME            (0x80000000 >> 0)
1290 /* Multiple-Bit Error */
1291 #define ECC_ERROR_DETECT_MBE            (0x80000000 >> 28)
1292 /* Single-Bit ECC Error Pickup */
1293 #define ECC_ERROR_DETECT_SBE            (0x80000000 >> 29)
1294 /* Memory Select Error */
1295 #define ECC_ERROR_DETECT_MSE            (0x80000000 >> 31)
1296
1297 /*
1298  * ERR_DISABLE - Memory error disable
1299  */
1300 /* Multiple-Bit ECC Error Disable */
1301 #define ECC_ERROR_DISABLE_MBED          (0x80000000 >> 28)
1302 /* Sinle-Bit ECC Error disable */
1303 #define ECC_ERROR_DISABLE_SBED          (0x80000000 >> 29)
1304 /* Memory Select Error Disable */
1305 #define ECC_ERROR_DISABLE_MSED          (0x80000000 >> 31)
1306 #define ECC_ERROR_ENABLE                (~(ECC_ERROR_DISABLE_MSED | \
1307                                                 ECC_ERROR_DISABLE_SBED | \
1308                                                 ECC_ERROR_DISABLE_MBED))
1309
1310 /*
1311  * ERR_INT_EN - Memory error interrupt enable
1312  */
1313 /* Multiple-Bit ECC Error Interrupt Enable */
1314 #define ECC_ERR_INT_EN_MBEE             (0x80000000 >> 28)
1315 /* Single-Bit ECC Error Interrupt Enable */
1316 #define ECC_ERR_INT_EN_SBEE             (0x80000000 >> 29)
1317 /* Memory Select Error Interrupt Enable */
1318 #define ECC_ERR_INT_EN_MSEE             (0x80000000 >> 31)
1319 #define ECC_ERR_INT_DISABLE             (~(ECC_ERR_INT_EN_MBEE | \
1320                                                 ECC_ERR_INT_EN_SBEE | \
1321                                                 ECC_ERR_INT_EN_MSEE))
1322
1323 /*
1324  * CAPTURE_ATTRIBUTES - Memory error attributes capture
1325  */
1326 /* Data Beat Num */
1327 #define ECC_CAPT_ATTR_BNUM              (0xe0000000 >> 1)
1328 #define ECC_CAPT_ATTR_BNUM_SHIFT        28
1329 /* Transaction Size */
1330 #define ECC_CAPT_ATTR_TSIZ              (0xc0000000 >> 6)
1331 #define ECC_CAPT_ATTR_TSIZ_FOUR_DW      0
1332 #define ECC_CAPT_ATTR_TSIZ_ONE_DW       1
1333 #define ECC_CAPT_ATTR_TSIZ_TWO_DW       2
1334 #define ECC_CAPT_ATTR_TSIZ_THREE_DW     3
1335 #define ECC_CAPT_ATTR_TSIZ_SHIFT        24
1336 /* Transaction Source */
1337 #define ECC_CAPT_ATTR_TSRC              (0xf8000000 >> 11)
1338 #define ECC_CAPT_ATTR_TSRC_E300_CORE_DT 0x0
1339 #define ECC_CAPT_ATTR_TSRC_E300_CORE_IF 0x2
1340 #define ECC_CAPT_ATTR_TSRC_TSEC1        0x4
1341 #define ECC_CAPT_ATTR_TSRC_TSEC2        0x5
1342 #define ECC_CAPT_ATTR_TSRC_USB          (0x06|0x07)
1343 #define ECC_CAPT_ATTR_TSRC_ENCRYPT      0x8
1344 #define ECC_CAPT_ATTR_TSRC_I2C          0x9
1345 #define ECC_CAPT_ATTR_TSRC_JTAG         0xA
1346 #define ECC_CAPT_ATTR_TSRC_PCI1         0xD
1347 #define ECC_CAPT_ATTR_TSRC_PCI2         0xE
1348 #define ECC_CAPT_ATTR_TSRC_DMA          0xF
1349 #define ECC_CAPT_ATTR_TSRC_SHIFT        16
1350 /* Transaction Type */
1351 #define ECC_CAPT_ATTR_TTYP              (0xe0000000 >> 18)
1352 #define ECC_CAPT_ATTR_TTYP_WRITE        0x1
1353 #define ECC_CAPT_ATTR_TTYP_READ         0x2
1354 #define ECC_CAPT_ATTR_TTYP_R_M_W        0x3
1355 #define ECC_CAPT_ATTR_TTYP_SHIFT        12
1356 #define ECC_CAPT_ATTR_VLD               (0x80000000 >> 31)      /* Valid */
1357
1358 /*
1359  * ERR_SBE - Single bit ECC memory error management
1360  */
1361 /* Single-Bit Error Threshold 0..255 */
1362 #define ECC_ERROR_MAN_SBET              (0xff000000 >> 8)
1363 #define ECC_ERROR_MAN_SBET_SHIFT        16
1364 /* Single Bit Error Counter 0..255 */
1365 #define ECC_ERROR_MAN_SBEC              (0xff000000 >> 24)
1366 #define ECC_ERROR_MAN_SBEC_SHIFT        0
1367
1368 #endif /* !CONFIG_MPC83XX_SDRAM */
1369
1370 /*
1371  * PCI_CONFIG_ADDRESS - PCI Config Address Register
1372  */
1373 #define PCI_CONFIG_ADDRESS_EN           0x80000000
1374 #define PCI_CONFIG_ADDRESS_BN_SHIFT     16
1375 #define PCI_CONFIG_ADDRESS_BN_MASK      0x00ff0000
1376 #define PCI_CONFIG_ADDRESS_DN_SHIFT     11
1377 #define PCI_CONFIG_ADDRESS_DN_MASK      0x0000f800
1378 #define PCI_CONFIG_ADDRESS_FN_SHIFT     8
1379 #define PCI_CONFIG_ADDRESS_FN_MASK      0x00000700
1380 #define PCI_CONFIG_ADDRESS_RN_SHIFT     0
1381 #define PCI_CONFIG_ADDRESS_RN_MASK      0x000000fc
1382
1383 /*
1384  * POTAR - PCI Outbound Translation Address Register
1385  */
1386 #define POTAR_TA_MASK                   0x000fffff
1387
1388 /*
1389  * POBAR - PCI Outbound Base Address Register
1390  */
1391 #define POBAR_BA_MASK                   0x000fffff
1392
1393 /*
1394  * POCMR - PCI Outbound Comparision Mask Register
1395  */
1396 #define POCMR_EN                        0x80000000
1397 /* 0-memory space 1-I/O space */
1398 #define POCMR_IO                        0x40000000
1399 #define POCMR_SE                        0x20000000      /* streaming enable */
1400 #define POCMR_DST                       0x10000000      /* 0-PCI1 1-PCI2 */
1401 #define POCMR_CM_MASK                   0x000fffff
1402 #define POCMR_CM_4G                     0x00000000
1403 #define POCMR_CM_2G                     0x00080000
1404 #define POCMR_CM_1G                     0x000C0000
1405 #define POCMR_CM_512M                   0x000E0000
1406 #define POCMR_CM_256M                   0x000F0000
1407 #define POCMR_CM_128M                   0x000F8000
1408 #define POCMR_CM_64M                    0x000FC000
1409 #define POCMR_CM_32M                    0x000FE000
1410 #define POCMR_CM_16M                    0x000FF000
1411 #define POCMR_CM_8M                     0x000FF800
1412 #define POCMR_CM_4M                     0x000FFC00
1413 #define POCMR_CM_2M                     0x000FFE00
1414 #define POCMR_CM_1M                     0x000FFF00
1415 #define POCMR_CM_512K                   0x000FFF80
1416 #define POCMR_CM_256K                   0x000FFFC0
1417 #define POCMR_CM_128K                   0x000FFFE0
1418 #define POCMR_CM_64K                    0x000FFFF0
1419 #define POCMR_CM_32K                    0x000FFFF8
1420 #define POCMR_CM_16K                    0x000FFFFC
1421 #define POCMR_CM_8K                     0x000FFFFE
1422 #define POCMR_CM_4K                     0x000FFFFF
1423
1424 /*
1425  * PITAR - PCI Inbound Translation Address Register
1426  */
1427 #define PITAR_TA_MASK                   0x000fffff
1428
1429 /*
1430  * PIBAR - PCI Inbound Base/Extended Address Register
1431  */
1432 #define PIBAR_MASK                      0xffffffff
1433 #define PIEBAR_EBA_MASK                 0x000fffff
1434
1435 /*
1436  * PIWAR - PCI Inbound Windows Attributes Register
1437  */
1438 #define PIWAR_EN                        0x80000000
1439 #define PIWAR_PF                        0x20000000
1440 #define PIWAR_RTT_MASK                  0x000f0000
1441 #define PIWAR_RTT_NO_SNOOP              0x00040000
1442 #define PIWAR_RTT_SNOOP                 0x00050000
1443 #define PIWAR_WTT_MASK                  0x0000f000
1444 #define PIWAR_WTT_NO_SNOOP              0x00004000
1445 #define PIWAR_WTT_SNOOP                 0x00005000
1446 #define PIWAR_IWS_MASK                  0x0000003F
1447 #define PIWAR_IWS_4K                    0x0000000B
1448 #define PIWAR_IWS_8K                    0x0000000C
1449 #define PIWAR_IWS_16K                   0x0000000D
1450 #define PIWAR_IWS_32K                   0x0000000E
1451 #define PIWAR_IWS_64K                   0x0000000F
1452 #define PIWAR_IWS_128K                  0x00000010
1453 #define PIWAR_IWS_256K                  0x00000011
1454 #define PIWAR_IWS_512K                  0x00000012
1455 #define PIWAR_IWS_1M                    0x00000013
1456 #define PIWAR_IWS_2M                    0x00000014
1457 #define PIWAR_IWS_4M                    0x00000015
1458 #define PIWAR_IWS_8M                    0x00000016
1459 #define PIWAR_IWS_16M                   0x00000017
1460 #define PIWAR_IWS_32M                   0x00000018
1461 #define PIWAR_IWS_64M                   0x00000019
1462 #define PIWAR_IWS_128M                  0x0000001A
1463 #define PIWAR_IWS_256M                  0x0000001B
1464 #define PIWAR_IWS_512M                  0x0000001C
1465 #define PIWAR_IWS_1G                    0x0000001D
1466 #define PIWAR_IWS_2G                    0x0000001E
1467
1468 /*
1469  * PMCCR1 - PCI Configuration Register 1
1470  */
1471 #define PMCCR1_POWER_OFF                0x00000020
1472
1473 #ifndef CONFIG_RAM
1474 /*
1475  * DDRCDR - DDR Control Driver Register
1476  */
1477 #define DDRCDR_DHC_EN           0x80000000
1478 #define DDRCDR_EN               0x40000000
1479 #define DDRCDR_PZ               0x3C000000
1480 #define DDRCDR_PZ_MAXZ          0x00000000
1481 #define DDRCDR_PZ_HIZ           0x20000000
1482 #define DDRCDR_PZ_NOMZ          0x30000000
1483 #define DDRCDR_PZ_LOZ           0x38000000
1484 #define DDRCDR_PZ_MINZ          0x3C000000
1485 #define DDRCDR_NZ               0x3C000000
1486 #define DDRCDR_NZ_MAXZ          0x00000000
1487 #define DDRCDR_NZ_HIZ           0x02000000
1488 #define DDRCDR_NZ_NOMZ          0x03000000
1489 #define DDRCDR_NZ_LOZ           0x03800000
1490 #define DDRCDR_NZ_MINZ          0x03C00000
1491 #define DDRCDR_ODT              0x00080000
1492 #define DDRCDR_DDR_CFG          0x00040000
1493 #define DDRCDR_M_ODR            0x00000002
1494 #define DDRCDR_Q_DRN            0x00000001
1495 #endif /* !CONFIG_RAM */
1496
1497 /*
1498  * PCIE Bridge Register
1499  */
1500 #define PEX_CSB_CTRL_OBPIOE     0x00000001
1501 #define PEX_CSB_CTRL_IBPIOE     0x00000002
1502 #define PEX_CSB_CTRL_WDMAE      0x00000004
1503 #define PEX_CSB_CTRL_RDMAE      0x00000008
1504
1505 #define PEX_CSB_OBCTRL_PIOE     0x00000001
1506 #define PEX_CSB_OBCTRL_MEMWE    0x00000002
1507 #define PEX_CSB_OBCTRL_IOWE     0x00000004
1508 #define PEX_CSB_OBCTRL_CFGWE    0x00000008
1509
1510 #define PEX_CSB_IBCTRL_PIOE     0x00000001
1511
1512 #define PEX_OWAR_EN             0x00000001
1513 #define PEX_OWAR_TYPE_CFG       0x00000000
1514 #define PEX_OWAR_TYPE_IO        0x00000002
1515 #define PEX_OWAR_TYPE_MEM       0x00000004
1516 #define PEX_OWAR_RLXO           0x00000008
1517 #define PEX_OWAR_NANP           0x00000010
1518 #define PEX_OWAR_SIZE           0xFFFFF000
1519
1520 #define PEX_IWAR_EN             0x00000001
1521 #define PEX_IWAR_TYPE_INT       0x00000000
1522 #define PEX_IWAR_TYPE_PF        0x00000004
1523 #define PEX_IWAR_TYPE_NO_PF     0x00000006
1524 #define PEX_IWAR_NSOV           0x00000008
1525 #define PEX_IWAR_NSNP           0x00000010
1526 #define PEX_IWAR_SIZE           0xFFFFF000
1527 #define PEX_IWAR_SIZE_1M        0x000FF000
1528 #define PEX_IWAR_SIZE_2M        0x001FF000
1529 #define PEX_IWAR_SIZE_4M        0x003FF000
1530 #define PEX_IWAR_SIZE_8M        0x007FF000
1531 #define PEX_IWAR_SIZE_16M       0x00FFF000
1532 #define PEX_IWAR_SIZE_32M       0x01FFF000
1533 #define PEX_IWAR_SIZE_64M       0x03FFF000
1534 #define PEX_IWAR_SIZE_128M      0x07FFF000
1535 #define PEX_IWAR_SIZE_256M      0x0FFFF000
1536
1537 #define PEX_GCLK_RATIO          0x440
1538
1539 #ifndef __ASSEMBLY__
1540 struct pci_region;
1541 void mpc83xx_pci_init(int num_buses, struct pci_region **reg);
1542 void mpc83xx_pcislave_unlock(int bus);
1543 void mpc83xx_pcie_init(int num_buses, struct pci_region **reg);
1544 #endif
1545
1546 #endif  /* __MPC83XX_H__ */