2 * include/asm-ppc/mpc5xxx.h
4 * Prototypes, etc. for the Motorola MGT5xxx/MPC5xxx
7 * 2003 (c) MontaVista, Software, Inc.
8 * Author: Dale Farnsworth <dfarnsworth@mvista.com>
10 * 2003 (C) Wolfgang Denk, DENX Software Engineering, wd@denx.de.
12 * See file CREDITS for list of people who contributed to this
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 #ifndef __ASMPPC_MPC5XXX_H
31 #define __ASMPPC_MPC5XXX_H
34 #if defined(CONFIG_MPC5200)
35 #define CPU_ID_STR "MPC5200"
36 #elif defined(CONFIG_MGT5100)
37 #define CPU_ID_STR "MGT5100"
40 /* Exception offsets (PowerPC standard) */
41 #define EXC_OFF_SYS_RESET 0x0100
43 /* useful macros for manipulating CSx_START/STOP */
44 #if defined(CONFIG_MGT5100)
45 #define START_REG(start) ((start) >> 15)
46 #define STOP_REG(start, size) (((start) + (size) - 1) >> 15)
47 #elif defined(CONFIG_MPC5200)
48 #define START_REG(start) ((start) >> 16)
49 #define STOP_REG(start, size) (((start) + (size) - 1) >> 16)
52 /* Internal memory map */
54 #define MPC5XXX_CS0_START (CFG_MBAR + 0x0004)
55 #define MPC5XXX_CS0_STOP (CFG_MBAR + 0x0008)
56 #define MPC5XXX_CS1_START (CFG_MBAR + 0x000c)
57 #define MPC5XXX_CS1_STOP (CFG_MBAR + 0x0010)
58 #define MPC5XXX_CS2_START (CFG_MBAR + 0x0014)
59 #define MPC5XXX_CS2_STOP (CFG_MBAR + 0x0018)
60 #define MPC5XXX_CS3_START (CFG_MBAR + 0x001c)
61 #define MPC5XXX_CS3_STOP (CFG_MBAR + 0x0020)
62 #define MPC5XXX_CS4_START (CFG_MBAR + 0x0024)
63 #define MPC5XXX_CS4_STOP (CFG_MBAR + 0x0028)
64 #define MPC5XXX_CS5_START (CFG_MBAR + 0x002c)
65 #define MPC5XXX_CS5_STOP (CFG_MBAR + 0x0030)
66 #define MPC5XXX_BOOTCS_START (CFG_MBAR + 0x004c)
67 #define MPC5XXX_BOOTCS_STOP (CFG_MBAR + 0x0050)
68 #define MPC5XXX_ADDECR (CFG_MBAR + 0x0054)
70 #if defined(CONFIG_MGT5100)
71 #define MPC5XXX_SDRAM_START (CFG_MBAR + 0x0034)
72 #define MPC5XXX_SDRAM_STOP (CFG_MBAR + 0x0038)
73 #define MPC5XXX_PCI1_START (CFG_MBAR + 0x003c)
74 #define MPC5XXX_PCI1_STOP (CFG_MBAR + 0x0040)
75 #define MPC5XXX_PCI2_START (CFG_MBAR + 0x0044)
76 #define MPC5XXX_PCI2_STOP (CFG_MBAR + 0x0048)
77 #elif defined(CONFIG_MPC5200)
78 #define MPC5XXX_CS6_START (CFG_MBAR + 0x0058)
79 #define MPC5XXX_CS6_STOP (CFG_MBAR + 0x005c)
80 #define MPC5XXX_CS7_START (CFG_MBAR + 0x0060)
81 #define MPC5XXX_CS7_STOP (CFG_MBAR + 0x0064)
82 #define MPC5XXX_SDRAM_CS0CFG (CFG_MBAR + 0x0034)
83 #define MPC5XXX_SDRAM_CS1CFG (CFG_MBAR + 0x0038)
86 #define MPC5XXX_SDRAM (CFG_MBAR + 0x0100)
87 #define MPC5XXX_CDM (CFG_MBAR + 0x0200)
88 #define MPC5XXX_LPB (CFG_MBAR + 0x0300)
89 #define MPC5XXX_ICTL (CFG_MBAR + 0x0500)
90 #define MPC5XXX_GPT (CFG_MBAR + 0x0600)
91 #define MPC5XXX_GPIO (CFG_MBAR + 0x0b00)
92 #define MPC5XXX_WU_GPIO (CFG_MBAR + 0x0c00)
93 #define MPC5XXX_PCI (CFG_MBAR + 0x0d00)
94 #define MPC5XXX_USB (CFG_MBAR + 0x1000)
95 #define MPC5XXX_SDMA (CFG_MBAR + 0x1200)
96 #define MPC5XXX_XLBARB (CFG_MBAR + 0x1f00)
98 #if defined(CONFIG_MGT5100)
99 #define MPC5XXX_PSC1 (CFG_MBAR + 0x2000)
100 #define MPC5XXX_PSC2 (CFG_MBAR + 0x2400)
101 #define MPC5XXX_PSC3 (CFG_MBAR + 0x2800)
102 #elif defined(CONFIG_MPC5200)
103 #define MPC5XXX_PSC1 (CFG_MBAR + 0x2000)
104 #define MPC5XXX_PSC2 (CFG_MBAR + 0x2200)
105 #define MPC5XXX_PSC3 (CFG_MBAR + 0x2400)
106 #define MPC5XXX_PSC4 (CFG_MBAR + 0x2600)
107 #define MPC5XXX_PSC5 (CFG_MBAR + 0x2800)
108 #define MPC5XXX_PSC6 (CFG_MBAR + 0x2c00)
111 #define MPC5XXX_FEC (CFG_MBAR + 0x3000)
112 #define MPC5XXX_ATA (CFG_MBAR + 0x3A00)
114 #define MPC5XXX_I2C1 (CFG_MBAR + 0x3D00)
115 #define MPC5XXX_I2C2 (CFG_MBAR + 0x3D40)
117 #if defined(CONFIG_MGT5100)
118 #define MPC5XXX_SRAM (CFG_MBAR + 0x4000)
119 #define MPC5XXX_SRAM_SIZE (8*1024)
120 #elif defined(CONFIG_MPC5200)
121 #define MPC5XXX_SRAM (CFG_MBAR + 0x8000)
122 #define MPC5XXX_SRAM_SIZE (16*1024)
125 /* SDRAM Controller */
126 #define MPC5XXX_SDRAM_MODE (MPC5XXX_SDRAM + 0x0000)
127 #define MPC5XXX_SDRAM_CTRL (MPC5XXX_SDRAM + 0x0004)
128 #define MPC5XXX_SDRAM_CONFIG1 (MPC5XXX_SDRAM + 0x0008)
129 #define MPC5XXX_SDRAM_CONFIG2 (MPC5XXX_SDRAM + 0x000c)
130 #if defined(CONFIG_MGT5100)
131 #define MPC5XXX_SDRAM_XLBSEL (MPC5XXX_SDRAM + 0x0010)
134 /* Clock Distribution Module */
135 #define MPC5XXX_CDM_JTAGID (MPC5XXX_CDM + 0x0000)
136 #define MPC5XXX_CDM_PORCFG (MPC5XXX_CDM + 0x0004)
137 #define MPC5XXX_CDM_CFG (MPC5XXX_CDM + 0x000c)
138 #define MPC5XXX_CDM_48_FDC (MPC5XXX_CDM + 0x0010)
139 #define MPC5XXX_CDM_SRESET (MPC5XXX_CDM + 0x0020)
141 /* Local Plus Bus interface */
142 #define MPC5XXX_CS0_CFG (MPC5XXX_LPB + 0x0000)
143 #define MPC5XXX_CS1_CFG (MPC5XXX_LPB + 0x0004)
144 #define MPC5XXX_CS2_CFG (MPC5XXX_LPB + 0x0008)
145 #define MPC5XXX_CS3_CFG (MPC5XXX_LPB + 0x000c)
146 #define MPC5XXX_CS4_CFG (MPC5XXX_LPB + 0x0010)
147 #define MPC5XXX_CS5_CFG (MPC5XXX_LPB + 0x0014)
148 #define MPC5XXX_BOOTCS_CFG MPC5XXX_CS0_CFG
149 #define MPC5XXX_CS_CTRL (MPC5XXX_LPB + 0x0018)
150 #define MPC5XXX_CS_STATUS (MPC5XXX_LPB + 0x001c)
151 #if defined(CONFIG_MPC5200)
152 #define MPC5XXX_CS6_CFG (MPC5XXX_LPB + 0x0020)
153 #define MPC5XXX_CS7_CFG (MPC5XXX_LPB + 0x0024)
154 #define MPC5XXX_CS_BURST (MPC5XXX_LPB + 0x0028)
155 #define MPC5XXX_CS_DEADCYCLE (MPC5XXX_LPB + 0x002c)
158 #if defined(CONFIG_MPC5200)
159 /* XLB Arbiter registers */
160 #define MPC5XXX_XLBARB_CFG (MPC5XXX_XLBARB + 0x40)
161 #define MPC5XXX_XLBARB_MPRIEN (MPC5XXX_XLBARB + 0x64)
162 #define MPC5XXX_XLBARB_MPRIVAL (MPC5XXX_XLBARB + 0x68)
166 #define MPC5XXX_GPS_PORT_CONFIG (MPC5XXX_GPIO + 0x0000)
168 /* Standard GPIO registers (simple, output only and simple interrupt */
169 #define MPC5XXX_GPIO_ENABLE (MPC5XXX_GPIO + 0x0004)
170 #define MPC5XXX_GPIO_ODE (MPC5XXX_GPIO + 0x0008)
171 #define MPC5XXX_GPIO_DIR (MPC5XXX_GPIO + 0x000c)
172 #define MPC5XXX_GPIO_DATA_O (MPC5XXX_GPIO + 0x0010)
173 #define MPC5XXX_GPIO_DATA_I (MPC5XXX_GPIO + 0x0014)
174 #define MPC5XXX_GPIO_OO_ENABLE (MPC5XXX_GPIO + 0x0018)
175 #define MPC5XXX_GPIO_OO_DATA (MPC5XXX_GPIO + 0x001C)
176 #define MPC5XXX_GPIO_SI_ENABLE (MPC5XXX_GPIO + 0x0020)
177 #define MPC5XXX_GPIO_SI_ODE (MPC5XXX_GPIO + 0x0024)
178 #define MPC5XXX_GPIO_SI_DIR (MPC5XXX_GPIO + 0x0028)
179 #define MPC5XXX_GPIO_SI_DATA (MPC5XXX_GPIO + 0x002C)
180 #define MPC5XXX_GPIO_SI_IEN (MPC5XXX_GPIO + 0x0030)
181 #define MPC5XXX_GPIO_SI_ITYPE (MPC5XXX_GPIO + 0x0034)
182 #define MPC5XXX_GPIO_SI_MEN (MPC5XXX_GPIO + 0x0038)
183 #define MPC5XXX_GPIO_SI_STATUS (MPC5XXX_GPIO + 0x003C)
185 /* WakeUp GPIO registers */
186 #define MPC5XXX_WU_GPIO_ENABLE (MPC5XXX_WU_GPIO + 0x0000)
187 #define MPC5XXX_WU_GPIO_ODE (MPC5XXX_WU_GPIO + 0x0004)
188 #define MPC5XXX_WU_GPIO_DIR (MPC5XXX_WU_GPIO + 0x0008)
189 #define MPC5XXX_WU_GPIO_DATA (MPC5XXX_WU_GPIO + 0x000c)
192 #define MPC5XXX_PCI_CMD (MPC5XXX_PCI + 0x04)
193 #define MPC5XXX_PCI_CFG (MPC5XXX_PCI + 0x0c)
194 #define MPC5XXX_PCI_BAR0 (MPC5XXX_PCI + 0x10)
195 #define MPC5XXX_PCI_BAR1 (MPC5XXX_PCI + 0x14)
196 #if defined(CONFIG_MGT5100)
197 #define MPC5XXX_PCI_CTRL (MPC5XXX_PCI + 0x68)
198 #define MPC5XXX_PCI_VALMSKR (MPC5XXX_PCI + 0x6c)
199 #define MPC5XXX_PCI_VALMSKW (MPC5XXX_PCI + 0x70)
200 #define MPC5XXX_PCI_SUBW1 (MPC5XXX_PCI + 0x74)
201 #define MPC5XXX_PCI_SUBW2 (MPC5XXX_PCI + 0x78)
202 #define MPC5XXX_PCI_WINCOMMAND (MPC5XXX_PCI + 0x7c)
203 #elif defined(CONFIG_MPC5200)
204 #define MPC5XXX_PCI_GSCR (MPC5XXX_PCI + 0x60)
205 #define MPC5XXX_PCI_TBATR0 (MPC5XXX_PCI + 0x64)
206 #define MPC5XXX_PCI_TBATR1 (MPC5XXX_PCI + 0x68)
207 #define MPC5XXX_PCI_TCR (MPC5XXX_PCI + 0x6c)
208 #define MPC5XXX_PCI_IW0BTAR (MPC5XXX_PCI + 0x70)
209 #define MPC5XXX_PCI_IW1BTAR (MPC5XXX_PCI + 0x74)
210 #define MPC5XXX_PCI_IW2BTAR (MPC5XXX_PCI + 0x78)
211 #define MPC5XXX_PCI_IWCR (MPC5XXX_PCI + 0x80)
212 #define MPC5XXX_PCI_ICR (MPC5XXX_PCI + 0x84)
213 #define MPC5XXX_PCI_ISR (MPC5XXX_PCI + 0x88)
214 #define MPC5XXX_PCI_ARB (MPC5XXX_PCI + 0x8c)
215 #define MPC5XXX_PCI_CAR (MPC5XXX_PCI + 0xf8)
218 /* Interrupt Controller registers */
219 #define MPC5XXX_ICTL_PER_MASK (MPC5XXX_ICTL + 0x0000)
220 #define MPC5XXX_ICTL_PER_PRIO1 (MPC5XXX_ICTL + 0x0004)
221 #define MPC5XXX_ICTL_PER_PRIO2 (MPC5XXX_ICTL + 0x0008)
222 #define MPC5XXX_ICTL_PER_PRIO3 (MPC5XXX_ICTL + 0x000c)
223 #define MPC5XXX_ICTL_EXT (MPC5XXX_ICTL + 0x0010)
224 #define MPC5XXX_ICTL_CRIT (MPC5XXX_ICTL + 0x0014)
225 #define MPC5XXX_ICTL_MAIN_PRIO1 (MPC5XXX_ICTL + 0x0018)
226 #define MPC5XXX_ICTL_MAIN_PRIO2 (MPC5XXX_ICTL + 0x001c)
227 #define MPC5XXX_ICTL_STS (MPC5XXX_ICTL + 0x0024)
228 #define MPC5XXX_ICTL_CRIT_STS (MPC5XXX_ICTL + 0x0028)
229 #define MPC5XXX_ICTL_MAIN_STS (MPC5XXX_ICTL + 0x002c)
230 #define MPC5XXX_ICTL_PER_STS (MPC5XXX_ICTL + 0x0030)
231 #define MPC5XXX_ICTL_BUS_STS (MPC5XXX_ICTL + 0x0038)
233 /* General Purpose Timers registers */
234 #define MPC5XXX_GPT0_ENABLE (MPC5XXX_GPT + 0x0)
235 #define MPC5XXX_GPT0_COUNTER (MPC5XXX_GPT + 0x4)
236 #define MPC5XXX_GPT1_ENABLE (MPC5XXX_GPT + 0x10)
237 #define MPC5XXX_GPT1_COUNTER (MPC5XXX_GPT + 0x14)
238 #define MPC5XXX_GPT2_ENABLE (MPC5XXX_GPT + 0x20)
239 #define MPC5XXX_GPT2_COUNTER (MPC5XXX_GPT + 0x24)
240 #define MPC5XXX_GPT3_ENABLE (MPC5XXX_GPT + 0x30)
241 #define MPC5XXX_GPT3_COUNTER (MPC5XXX_GPT + 0x34)
242 #define MPC5XXX_GPT4_ENABLE (MPC5XXX_GPT + 0x40)
243 #define MPC5XXX_GPT4_COUNTER (MPC5XXX_GPT + 0x44)
244 #define MPC5XXX_GPT5_ENABLE (MPC5XXX_GPT + 0x50)
245 #define MPC5XXX_GPT5_COUNTER (MPC5XXX_GPT + 0x54)
246 #define MPC5XXX_GPT6_ENABLE (MPC5XXX_GPT + 0x60)
247 #define MPC5XXX_GPT6_COUNTER (MPC5XXX_GPT + 0x64)
248 #define MPC5XXX_GPT7_ENABLE (MPC5XXX_GPT + 0x70)
249 #define MPC5XXX_GPT7_COUNTER (MPC5XXX_GPT + 0x74)
251 #define MPC5XXX_GPT7_PWMCFG (MPC5XXX_GPT + 0x78)
254 #define MPC5XXX_ATA_HOST_CONFIG (MPC5XXX_ATA + 0x0000)
255 #define MPC5XXX_ATA_PIO1 (MPC5XXX_ATA + 0x0008)
256 #define MPC5XXX_ATA_PIO2 (MPC5XXX_ATA + 0x000C)
257 #define MPC5XXX_ATA_SHARE_COUNT (MPC5XXX_ATA + 0x002C)
259 /* I2Cn control register bits */
264 #define I2C_TXAK 0x08
265 #define I2C_RSTA 0x04
266 #define I2C_INIT_MASK (I2C_EN | I2C_STA | I2C_TX | I2C_RSTA)
268 /* I2Cn status register bits */
275 #define I2C_RXAK 0x01
277 /* Programmable Serial Controller (PSC) status register bits */
278 #define PSC_SR_CDE 0x0080
279 #define PSC_SR_RXRDY 0x0100
280 #define PSC_SR_RXFULL 0x0200
281 #define PSC_SR_TXRDY 0x0400
282 #define PSC_SR_TXEMP 0x0800
283 #define PSC_SR_OE 0x1000
284 #define PSC_SR_PE 0x2000
285 #define PSC_SR_FE 0x4000
286 #define PSC_SR_RB 0x8000
288 /* PSC Command values */
289 #define PSC_RX_ENABLE 0x0001
290 #define PSC_RX_DISABLE 0x0002
291 #define PSC_TX_ENABLE 0x0004
292 #define PSC_TX_DISABLE 0x0008
293 #define PSC_SEL_MODE_REG_1 0x0010
294 #define PSC_RST_RX 0x0020
295 #define PSC_RST_TX 0x0030
296 #define PSC_RST_ERR_STAT 0x0040
297 #define PSC_RST_BRK_CHG_INT 0x0050
298 #define PSC_START_BRK 0x0060
299 #define PSC_STOP_BRK 0x0070
301 /* PSC Rx FIFO status bits */
302 #define PSC_RX_FIFO_ERR 0x0040
303 #define PSC_RX_FIFO_UF 0x0020
304 #define PSC_RX_FIFO_OF 0x0010
305 #define PSC_RX_FIFO_FR 0x0008
306 #define PSC_RX_FIFO_FULL 0x0004
307 #define PSC_RX_FIFO_ALARM 0x0002
308 #define PSC_RX_FIFO_EMPTY 0x0001
310 /* PSC interrupt mask bits */
311 #define PSC_IMR_TXRDY 0x0100
312 #define PSC_IMR_RXRDY 0x0200
313 #define PSC_IMR_DB 0x0400
314 #define PSC_IMR_IPC 0x8000
316 /* PSC input port change bits */
317 #define PSC_IPCR_CTS 0x01
318 #define PSC_IPCR_DCD 0x02
320 /* PSC mode fields */
321 #define PSC_MODE_5_BITS 0x00
322 #define PSC_MODE_6_BITS 0x01
323 #define PSC_MODE_7_BITS 0x02
324 #define PSC_MODE_8_BITS 0x03
325 #define PSC_MODE_PAREVEN 0x00
326 #define PSC_MODE_PARODD 0x04
327 #define PSC_MODE_PARFORCE 0x08
328 #define PSC_MODE_PARNONE 0x10
329 #define PSC_MODE_ERR 0x20
330 #define PSC_MODE_FFULL 0x40
331 #define PSC_MODE_RXRTS 0x80
333 #define PSC_MODE_ONE_STOP_5_BITS 0x00
334 #define PSC_MODE_ONE_STOP 0x07
335 #define PSC_MODE_TWO_STOP 0x0f
337 /* ATA config fields */
338 #define MPC5xxx_ATA_HOSTCONF_SMR 0x80000000UL /* State machine
340 #define MPC5xxx_ATA_HOSTCONF_FR 0x40000000UL /* FIFO Reset */
341 #define MPC5xxx_ATA_HOSTCONF_IE 0x02000000UL /* Enable interrupt
343 #define MPC5xxx_ATA_HOSTCONF_IORDY 0x01000000UL /* Drive supports
348 volatile u8 mode; /* PSC + 0x00 */
349 volatile u8 reserved0[3];
350 union { /* PSC + 0x04 */
352 volatile u16 clock_select;
354 #define psc_status sr_csr.status
355 #define psc_clock_select sr_csr.clock_select
356 volatile u16 reserved1;
357 volatile u8 command; /* PSC + 0x08 */
358 volatile u8 reserved2[3];
359 union { /* PSC + 0x0c */
360 volatile u8 buffer_8;
361 volatile u16 buffer_16;
362 volatile u32 buffer_32;
364 #define psc_buffer_8 buffer.buffer_8
365 #define psc_buffer_16 buffer.buffer_16
366 #define psc_buffer_32 buffer.buffer_32
367 union { /* PSC + 0x10 */
371 #define psc_ipcr ipcr_acr.ipcr
372 #define psc_acr ipcr_acr.acr
373 volatile u8 reserved3[3];
374 union { /* PSC + 0x14 */
378 #define psc_isr isr_imr.isr
379 #define psc_imr isr_imr.imr
380 volatile u16 reserved4;
381 volatile u8 ctur; /* PSC + 0x18 */
382 volatile u8 reserved5[3];
383 volatile u8 ctlr; /* PSC + 0x1c */
384 volatile u8 reserved6[19];
385 volatile u8 ivr; /* PSC + 0x30 */
386 volatile u8 reserved7[3];
387 volatile u8 ip; /* PSC + 0x34 */
388 volatile u8 reserved8[3];
389 volatile u8 op1; /* PSC + 0x38 */
390 volatile u8 reserved9[3];
391 volatile u8 op0; /* PSC + 0x3c */
392 volatile u8 reserved10[3];
393 volatile u8 sicr; /* PSC + 0x40 */
394 volatile u8 reserved11[3];
395 volatile u8 ircr1; /* PSC + 0x44 */
396 volatile u8 reserved12[3];
397 volatile u8 ircr2; /* PSC + 0x44 */
398 volatile u8 reserved13[3];
399 volatile u8 irsdr; /* PSC + 0x4c */
400 volatile u8 reserved14[3];
401 volatile u8 irmdr; /* PSC + 0x50 */
402 volatile u8 reserved15[3];
403 volatile u8 irfdr; /* PSC + 0x54 */
404 volatile u8 reserved16[3];
405 volatile u16 rfnum; /* PSC + 0x58 */
406 volatile u16 reserved17;
407 volatile u16 tfnum; /* PSC + 0x5c */
408 volatile u16 reserved18;
409 volatile u32 rfdata; /* PSC + 0x60 */
410 volatile u16 rfstat; /* PSC + 0x64 */
411 volatile u16 reserved20;
412 volatile u8 rfcntl; /* PSC + 0x68 */
413 volatile u8 reserved21[5];
414 volatile u16 rfalarm; /* PSC + 0x6e */
415 volatile u16 reserved22;
416 volatile u16 rfrptr; /* PSC + 0x72 */
417 volatile u16 reserved23;
418 volatile u16 rfwptr; /* PSC + 0x76 */
419 volatile u16 reserved24;
420 volatile u16 rflrfptr; /* PSC + 0x7a */
421 volatile u16 reserved25;
422 volatile u16 rflwfptr; /* PSC + 0x7e */
423 volatile u32 tfdata; /* PSC + 0x80 */
424 volatile u16 tfstat; /* PSC + 0x84 */
425 volatile u16 reserved26;
426 volatile u8 tfcntl; /* PSC + 0x88 */
427 volatile u8 reserved27[5];
428 volatile u16 tfalarm; /* PSC + 0x8e */
429 volatile u16 reserved28;
430 volatile u16 tfrptr; /* PSC + 0x92 */
431 volatile u16 reserved29;
432 volatile u16 tfwptr; /* PSC + 0x96 */
433 volatile u16 reserved30;
434 volatile u16 tflrfptr; /* PSC + 0x9a */
435 volatile u16 reserved31;
436 volatile u16 tflwfptr; /* PSC + 0x9e */
439 struct mpc5xxx_intr {
440 volatile u32 per_mask; /* INTR + 0x00 */
441 volatile u32 per_pri1; /* INTR + 0x04 */
442 volatile u32 per_pri2; /* INTR + 0x08 */
443 volatile u32 per_pri3; /* INTR + 0x0c */
444 volatile u32 ctrl; /* INTR + 0x10 */
445 volatile u32 main_mask; /* INTR + 0x14 */
446 volatile u32 main_pri1; /* INTR + 0x18 */
447 volatile u32 main_pri2; /* INTR + 0x1c */
448 volatile u32 reserved1; /* INTR + 0x20 */
449 volatile u32 enc_status; /* INTR + 0x24 */
450 volatile u32 crit_status; /* INTR + 0x28 */
451 volatile u32 main_status; /* INTR + 0x2c */
452 volatile u32 per_status; /* INTR + 0x30 */
453 volatile u32 reserved2; /* INTR + 0x34 */
454 volatile u32 per_error; /* INTR + 0x38 */
457 struct mpc5xxx_gpio {
458 volatile u32 port_config; /* GPIO + 0x00 */
459 volatile u32 simple_gpioe; /* GPIO + 0x04 */
460 volatile u32 simple_ode; /* GPIO + 0x08 */
461 volatile u32 simple_ddr; /* GPIO + 0x0c */
462 volatile u32 simple_dvo; /* GPIO + 0x10 */
463 volatile u32 simple_ival; /* GPIO + 0x14 */
464 volatile u8 outo_gpioe; /* GPIO + 0x18 */
465 volatile u8 reserved1[3]; /* GPIO + 0x19 */
466 volatile u8 outo_dvo; /* GPIO + 0x1c */
467 volatile u8 reserved2[3]; /* GPIO + 0x1d */
468 volatile u8 sint_gpioe; /* GPIO + 0x20 */
469 volatile u8 reserved3[3]; /* GPIO + 0x21 */
470 volatile u8 sint_ode; /* GPIO + 0x24 */
471 volatile u8 reserved4[3]; /* GPIO + 0x25 */
472 volatile u8 sint_ddr; /* GPIO + 0x28 */
473 volatile u8 reserved5[3]; /* GPIO + 0x29 */
474 volatile u8 sint_dvo; /* GPIO + 0x2c */
475 volatile u8 reserved6[3]; /* GPIO + 0x2d */
476 volatile u8 sint_inten; /* GPIO + 0x30 */
477 volatile u8 reserved7[3]; /* GPIO + 0x31 */
478 volatile u16 sint_itype; /* GPIO + 0x34 */
479 volatile u16 reserved8; /* GPIO + 0x36 */
480 volatile u8 gpio_control; /* GPIO + 0x38 */
481 volatile u8 reserved9[3]; /* GPIO + 0x39 */
482 volatile u8 sint_istat; /* GPIO + 0x3c */
483 volatile u8 sint_ival; /* GPIO + 0x3d */
484 volatile u8 bus_errs; /* GPIO + 0x3e */
485 volatile u8 reserved10; /* GPIO + 0x3f */
488 struct mpc5xxx_sdma {
489 volatile u32 taskBar; /* SDMA + 0x00 */
490 volatile u32 currentPointer; /* SDMA + 0x04 */
491 volatile u32 endPointer; /* SDMA + 0x08 */
492 volatile u32 variablePointer; /* SDMA + 0x0c */
494 volatile u8 IntVect1; /* SDMA + 0x10 */
495 volatile u8 IntVect2; /* SDMA + 0x11 */
496 volatile u16 PtdCntrl; /* SDMA + 0x12 */
498 volatile u32 IntPend; /* SDMA + 0x14 */
499 volatile u32 IntMask; /* SDMA + 0x18 */
501 volatile u16 tcr_0; /* SDMA + 0x1c */
502 volatile u16 tcr_1; /* SDMA + 0x1e */
503 volatile u16 tcr_2; /* SDMA + 0x20 */
504 volatile u16 tcr_3; /* SDMA + 0x22 */
505 volatile u16 tcr_4; /* SDMA + 0x24 */
506 volatile u16 tcr_5; /* SDMA + 0x26 */
507 volatile u16 tcr_6; /* SDMA + 0x28 */
508 volatile u16 tcr_7; /* SDMA + 0x2a */
509 volatile u16 tcr_8; /* SDMA + 0x2c */
510 volatile u16 tcr_9; /* SDMA + 0x2e */
511 volatile u16 tcr_a; /* SDMA + 0x30 */
512 volatile u16 tcr_b; /* SDMA + 0x32 */
513 volatile u16 tcr_c; /* SDMA + 0x34 */
514 volatile u16 tcr_d; /* SDMA + 0x36 */
515 volatile u16 tcr_e; /* SDMA + 0x38 */
516 volatile u16 tcr_f; /* SDMA + 0x3a */
518 volatile u8 IPR0; /* SDMA + 0x3c */
519 volatile u8 IPR1; /* SDMA + 0x3d */
520 volatile u8 IPR2; /* SDMA + 0x3e */
521 volatile u8 IPR3; /* SDMA + 0x3f */
522 volatile u8 IPR4; /* SDMA + 0x40 */
523 volatile u8 IPR5; /* SDMA + 0x41 */
524 volatile u8 IPR6; /* SDMA + 0x42 */
525 volatile u8 IPR7; /* SDMA + 0x43 */
526 volatile u8 IPR8; /* SDMA + 0x44 */
527 volatile u8 IPR9; /* SDMA + 0x45 */
528 volatile u8 IPR10; /* SDMA + 0x46 */
529 volatile u8 IPR11; /* SDMA + 0x47 */
530 volatile u8 IPR12; /* SDMA + 0x48 */
531 volatile u8 IPR13; /* SDMA + 0x49 */
532 volatile u8 IPR14; /* SDMA + 0x4a */
533 volatile u8 IPR15; /* SDMA + 0x4b */
534 volatile u8 IPR16; /* SDMA + 0x4c */
535 volatile u8 IPR17; /* SDMA + 0x4d */
536 volatile u8 IPR18; /* SDMA + 0x4e */
537 volatile u8 IPR19; /* SDMA + 0x4f */
538 volatile u8 IPR20; /* SDMA + 0x50 */
539 volatile u8 IPR21; /* SDMA + 0x51 */
540 volatile u8 IPR22; /* SDMA + 0x52 */
541 volatile u8 IPR23; /* SDMA + 0x53 */
542 volatile u8 IPR24; /* SDMA + 0x54 */
543 volatile u8 IPR25; /* SDMA + 0x55 */
544 volatile u8 IPR26; /* SDMA + 0x56 */
545 volatile u8 IPR27; /* SDMA + 0x57 */
546 volatile u8 IPR28; /* SDMA + 0x58 */
547 volatile u8 IPR29; /* SDMA + 0x59 */
548 volatile u8 IPR30; /* SDMA + 0x5a */
549 volatile u8 IPR31; /* SDMA + 0x5b */
551 volatile u32 res1; /* SDMA + 0x5c */
552 volatile u32 res2; /* SDMA + 0x60 */
553 volatile u32 res3; /* SDMA + 0x64 */
554 volatile u32 MDEDebug; /* SDMA + 0x68 */
555 volatile u32 ADSDebug; /* SDMA + 0x6c */
556 volatile u32 Value1; /* SDMA + 0x70 */
557 volatile u32 Value2; /* SDMA + 0x74 */
558 volatile u32 Control; /* SDMA + 0x78 */
559 volatile u32 Status; /* SDMA + 0x7c */
560 volatile u32 EU00; /* SDMA + 0x80 */
561 volatile u32 EU01; /* SDMA + 0x84 */
562 volatile u32 EU02; /* SDMA + 0x88 */
563 volatile u32 EU03; /* SDMA + 0x8c */
564 volatile u32 EU04; /* SDMA + 0x90 */
565 volatile u32 EU05; /* SDMA + 0x94 */
566 volatile u32 EU06; /* SDMA + 0x98 */
567 volatile u32 EU07; /* SDMA + 0x9c */
568 volatile u32 EU10; /* SDMA + 0xa0 */
569 volatile u32 EU11; /* SDMA + 0xa4 */
570 volatile u32 EU12; /* SDMA + 0xa8 */
571 volatile u32 EU13; /* SDMA + 0xac */
572 volatile u32 EU14; /* SDMA + 0xb0 */
573 volatile u32 EU15; /* SDMA + 0xb4 */
574 volatile u32 EU16; /* SDMA + 0xb8 */
575 volatile u32 EU17; /* SDMA + 0xbc */
576 volatile u32 EU20; /* SDMA + 0xc0 */
577 volatile u32 EU21; /* SDMA + 0xc4 */
578 volatile u32 EU22; /* SDMA + 0xc8 */
579 volatile u32 EU23; /* SDMA + 0xcc */
580 volatile u32 EU24; /* SDMA + 0xd0 */
581 volatile u32 EU25; /* SDMA + 0xd4 */
582 volatile u32 EU26; /* SDMA + 0xd8 */
583 volatile u32 EU27; /* SDMA + 0xdc */
584 volatile u32 EU30; /* SDMA + 0xe0 */
585 volatile u32 EU31; /* SDMA + 0xe4 */
586 volatile u32 EU32; /* SDMA + 0xe8 */
587 volatile u32 EU33; /* SDMA + 0xec */
588 volatile u32 EU34; /* SDMA + 0xf0 */
589 volatile u32 EU35; /* SDMA + 0xf4 */
590 volatile u32 EU36; /* SDMA + 0xf8 */
591 volatile u32 EU37; /* SDMA + 0xfc */
595 volatile u32 madr; /* I2Cn + 0x00 */
596 volatile u32 mfdr; /* I2Cn + 0x04 */
597 volatile u32 mcr; /* I2Cn + 0x08 */
598 volatile u32 msr; /* I2Cn + 0x0C */
599 volatile u32 mdr; /* I2Cn + 0x10 */
602 /* function prototypes */
603 void loadtask(int basetask, int tasks);
605 #endif /* __ASSEMBLY__ */
607 #endif /* __ASMPPC_MPC5XXX_H */