2 * include/asm-ppc/mpc5xxx.h
4 * Prototypes, etc. for the Motorola MGT5xxx/MPC5xxx
7 * 2003 (c) MontaVista, Software, Inc.
8 * Author: Dale Farnsworth <dfarnsworth@mvista.com>
10 * 2003 (C) Wolfgang Denk, DENX Software Engineering, wd@denx.de.
12 * See file CREDITS for list of people who contributed to this
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 #ifndef __ASMPPC_MPC5XXX_H
31 #define __ASMPPC_MPC5XXX_H
34 #if defined(CONFIG_MPC5200)
35 #define CPU_ID_STR "MPC5200"
36 #elif defined(CONFIG_MGT5100)
37 #define CPU_ID_STR "MGT5100"
40 /* Exception offsets (PowerPC standard) */
41 #define EXC_OFF_SYS_RESET 0x0100
42 #define _START_OFFSET EXC_OFF_SYS_RESET
44 /* useful macros for manipulating CSx_START/STOP */
45 #if defined(CONFIG_MGT5100)
46 #define START_REG(start) ((start) >> 15)
47 #define STOP_REG(start, size) (((start) + (size) - 1) >> 15)
48 #elif defined(CONFIG_MPC5200)
49 #define START_REG(start) ((start) >> 16)
50 #define STOP_REG(start, size) (((start) + (size) - 1) >> 16)
53 /* Internal memory map */
55 #define MPC5XXX_CS0_START (CFG_MBAR + 0x0004)
56 #define MPC5XXX_CS0_STOP (CFG_MBAR + 0x0008)
57 #define MPC5XXX_CS1_START (CFG_MBAR + 0x000c)
58 #define MPC5XXX_CS1_STOP (CFG_MBAR + 0x0010)
59 #define MPC5XXX_CS2_START (CFG_MBAR + 0x0014)
60 #define MPC5XXX_CS2_STOP (CFG_MBAR + 0x0018)
61 #define MPC5XXX_CS3_START (CFG_MBAR + 0x001c)
62 #define MPC5XXX_CS3_STOP (CFG_MBAR + 0x0020)
63 #define MPC5XXX_CS4_START (CFG_MBAR + 0x0024)
64 #define MPC5XXX_CS4_STOP (CFG_MBAR + 0x0028)
65 #define MPC5XXX_CS5_START (CFG_MBAR + 0x002c)
66 #define MPC5XXX_CS5_STOP (CFG_MBAR + 0x0030)
67 #define MPC5XXX_BOOTCS_START (CFG_MBAR + 0x004c)
68 #define MPC5XXX_BOOTCS_STOP (CFG_MBAR + 0x0050)
69 #define MPC5XXX_ADDECR (CFG_MBAR + 0x0054)
71 #if defined(CONFIG_MGT5100)
72 #define MPC5XXX_SDRAM_START (CFG_MBAR + 0x0034)
73 #define MPC5XXX_SDRAM_STOP (CFG_MBAR + 0x0038)
74 #define MPC5XXX_PCI1_START (CFG_MBAR + 0x003c)
75 #define MPC5XXX_PCI1_STOP (CFG_MBAR + 0x0040)
76 #define MPC5XXX_PCI2_START (CFG_MBAR + 0x0044)
77 #define MPC5XXX_PCI2_STOP (CFG_MBAR + 0x0048)
78 #elif defined(CONFIG_MPC5200)
79 #define MPC5XXX_CS6_START (CFG_MBAR + 0x0058)
80 #define MPC5XXX_CS6_STOP (CFG_MBAR + 0x005c)
81 #define MPC5XXX_CS7_START (CFG_MBAR + 0x0060)
82 #define MPC5XXX_CS7_STOP (CFG_MBAR + 0x0064)
83 #define MPC5XXX_SDRAM_CS0CFG (CFG_MBAR + 0x0034)
84 #define MPC5XXX_SDRAM_CS1CFG (CFG_MBAR + 0x0038)
87 #define MPC5XXX_SDRAM (CFG_MBAR + 0x0100)
88 #define MPC5XXX_CDM (CFG_MBAR + 0x0200)
89 #define MPC5XXX_LPB (CFG_MBAR + 0x0300)
90 #define MPC5XXX_ICTL (CFG_MBAR + 0x0500)
91 #define MPC5XXX_GPT (CFG_MBAR + 0x0600)
92 #define MPC5XXX_GPIO (CFG_MBAR + 0x0b00)
93 #define MPC5XXX_WU_GPIO (CFG_MBAR + 0x0c00)
94 #define MPC5XXX_PCI (CFG_MBAR + 0x0d00)
95 #define MPC5XXX_SPI (CFG_MBAR + 0x0f00)
96 #define MPC5XXX_USB (CFG_MBAR + 0x1000)
97 #define MPC5XXX_SDMA (CFG_MBAR + 0x1200)
98 #define MPC5XXX_XLBARB (CFG_MBAR + 0x1f00)
100 #if defined(CONFIG_MGT5100)
101 #define MPC5XXX_PSC1 (CFG_MBAR + 0x2000)
102 #define MPC5XXX_PSC2 (CFG_MBAR + 0x2400)
103 #define MPC5XXX_PSC3 (CFG_MBAR + 0x2800)
104 #elif defined(CONFIG_MPC5200)
105 #define MPC5XXX_PSC1 (CFG_MBAR + 0x2000)
106 #define MPC5XXX_PSC2 (CFG_MBAR + 0x2200)
107 #define MPC5XXX_PSC3 (CFG_MBAR + 0x2400)
108 #define MPC5XXX_PSC4 (CFG_MBAR + 0x2600)
109 #define MPC5XXX_PSC5 (CFG_MBAR + 0x2800)
110 #define MPC5XXX_PSC6 (CFG_MBAR + 0x2c00)
113 #define MPC5XXX_FEC (CFG_MBAR + 0x3000)
114 #define MPC5XXX_ATA (CFG_MBAR + 0x3A00)
116 #define MPC5XXX_I2C1 (CFG_MBAR + 0x3D00)
117 #define MPC5XXX_I2C2 (CFG_MBAR + 0x3D40)
119 #if defined(CONFIG_MGT5100)
120 #define MPC5XXX_SRAM (CFG_MBAR + 0x4000)
121 #define MPC5XXX_SRAM_SIZE (8*1024)
122 #elif defined(CONFIG_MPC5200)
123 #define MPC5XXX_SRAM (CFG_MBAR + 0x8000)
124 #define MPC5XXX_SRAM_SIZE (16*1024)
127 /* SDRAM Controller */
128 #define MPC5XXX_SDRAM_MODE (MPC5XXX_SDRAM + 0x0000)
129 #define MPC5XXX_SDRAM_CTRL (MPC5XXX_SDRAM + 0x0004)
130 #define MPC5XXX_SDRAM_CONFIG1 (MPC5XXX_SDRAM + 0x0008)
131 #define MPC5XXX_SDRAM_CONFIG2 (MPC5XXX_SDRAM + 0x000c)
132 #if defined(CONFIG_MGT5100)
133 #define MPC5XXX_SDRAM_XLBSEL (MPC5XXX_SDRAM + 0x0010)
135 #define MPC5XXX_SDRAM_SDELAY (MPC5XXX_SDRAM + 0x0090)
137 /* Clock Distribution Module */
138 #define MPC5XXX_CDM_JTAGID (MPC5XXX_CDM + 0x0000)
139 #define MPC5XXX_CDM_PORCFG (MPC5XXX_CDM + 0x0004)
140 #define MPC5XXX_CDM_CFG (MPC5XXX_CDM + 0x000c)
141 #define MPC5XXX_CDM_48_FDC (MPC5XXX_CDM + 0x0010)
142 #define MPC5XXX_CDM_SRESET (MPC5XXX_CDM + 0x0020)
144 /* Local Plus Bus interface */
145 #define MPC5XXX_CS0_CFG (MPC5XXX_LPB + 0x0000)
146 #define MPC5XXX_CS1_CFG (MPC5XXX_LPB + 0x0004)
147 #define MPC5XXX_CS2_CFG (MPC5XXX_LPB + 0x0008)
148 #define MPC5XXX_CS3_CFG (MPC5XXX_LPB + 0x000c)
149 #define MPC5XXX_CS4_CFG (MPC5XXX_LPB + 0x0010)
150 #define MPC5XXX_CS5_CFG (MPC5XXX_LPB + 0x0014)
151 #define MPC5XXX_BOOTCS_CFG MPC5XXX_CS0_CFG
152 #define MPC5XXX_CS_CTRL (MPC5XXX_LPB + 0x0018)
153 #define MPC5XXX_CS_STATUS (MPC5XXX_LPB + 0x001c)
154 #if defined(CONFIG_MPC5200)
155 #define MPC5XXX_CS6_CFG (MPC5XXX_LPB + 0x0020)
156 #define MPC5XXX_CS7_CFG (MPC5XXX_LPB + 0x0024)
157 #define MPC5XXX_CS_BURST (MPC5XXX_LPB + 0x0028)
158 #define MPC5XXX_CS_DEADCYCLE (MPC5XXX_LPB + 0x002c)
161 #if defined(CONFIG_MPC5200)
162 /* XLB Arbiter registers */
163 #define MPC5XXX_XLBARB_CFG (MPC5XXX_XLBARB + 0x40)
164 #define MPC5XXX_XLBARB_MPRIEN (MPC5XXX_XLBARB + 0x64)
165 #define MPC5XXX_XLBARB_MPRIVAL (MPC5XXX_XLBARB + 0x68)
169 #define MPC5XXX_GPS_PORT_CONFIG (MPC5XXX_GPIO + 0x0000)
171 /* Standard GPIO registers (simple, output only and simple interrupt */
172 #define MPC5XXX_GPIO_ENABLE (MPC5XXX_GPIO + 0x0004)
173 #define MPC5XXX_GPIO_ODE (MPC5XXX_GPIO + 0x0008)
174 #define MPC5XXX_GPIO_DIR (MPC5XXX_GPIO + 0x000c)
175 #define MPC5XXX_GPIO_DATA_O (MPC5XXX_GPIO + 0x0010)
176 #define MPC5XXX_GPIO_DATA_I (MPC5XXX_GPIO + 0x0014)
177 #define MPC5XXX_GPIO_OO_ENABLE (MPC5XXX_GPIO + 0x0018)
178 #define MPC5XXX_GPIO_OO_DATA (MPC5XXX_GPIO + 0x001C)
179 #define MPC5XXX_GPIO_SI_ENABLE (MPC5XXX_GPIO + 0x0020)
180 #define MPC5XXX_GPIO_SI_ODE (MPC5XXX_GPIO + 0x0024)
181 #define MPC5XXX_GPIO_SI_DIR (MPC5XXX_GPIO + 0x0028)
182 #define MPC5XXX_GPIO_SI_DATA (MPC5XXX_GPIO + 0x002C)
183 #define MPC5XXX_GPIO_SI_IEN (MPC5XXX_GPIO + 0x0030)
184 #define MPC5XXX_GPIO_SI_ITYPE (MPC5XXX_GPIO + 0x0034)
185 #define MPC5XXX_GPIO_SI_MEN (MPC5XXX_GPIO + 0x0038)
186 #define MPC5XXX_GPIO_SI_STATUS (MPC5XXX_GPIO + 0x003C)
188 /* WakeUp GPIO registers */
189 #define MPC5XXX_WU_GPIO_ENABLE (MPC5XXX_WU_GPIO + 0x0000)
190 #define MPC5XXX_WU_GPIO_ODE (MPC5XXX_WU_GPIO + 0x0004)
191 #define MPC5XXX_WU_GPIO_DIR (MPC5XXX_WU_GPIO + 0x0008)
192 #define MPC5XXX_WU_GPIO_DATA_O (MPC5XXX_WU_GPIO + 0x000c)
193 #define MPC5XXX_WU_GPIO_DATA_I (MPC5XXX_WU_GPIO + 0x0020)
196 #define GPIO_WKUP_7 0x80000000UL
197 #define GPIO_PSC6_0 0x10000000UL
198 #define GPIO_PSC3_9 0x04000000UL
199 #define GPIO_PSC1_4 0x01000000UL
201 #define MPC5XXX_GPIO_SIMPLE_PSC6_3 0x20000000UL
202 #define MPC5XXX_GPIO_SIMPLE_PSC6_2 0x10000000UL
203 #define MPC5XXX_GPIO_SIMPLE_PSC3_7 0x00002000UL
204 #define MPC5XXX_GPIO_SIMPLE_PSC3_6 0x00001000UL
205 #define MPC5XXX_GPIO_SIMPLE_PSC3_3 0x00000800UL
206 #define MPC5XXX_GPIO_SIMPLE_PSC3_2 0x00000400UL
207 #define MPC5XXX_GPIO_SIMPLE_PSC3_1 0x00000200UL
208 #define MPC5XXX_GPIO_SIMPLE_PSC3_0 0x00000100UL
209 #define MPC5XXX_GPIO_SIMPLE_PSC2_3 0x00000080UL
210 #define MPC5XXX_GPIO_SIMPLE_PSC2_2 0x00000040UL
211 #define MPC5XXX_GPIO_SIMPLE_PSC2_1 0x00000020UL
212 #define MPC5XXX_GPIO_SIMPLE_PSC2_0 0x00000010UL
213 #define MPC5XXX_GPIO_SIMPLE_PSC1_3 0x00000008UL
214 #define MPC5XXX_GPIO_SIMPLE_PSC1_2 0x00000004UL
215 #define MPC5XXX_GPIO_SIMPLE_PSC1_1 0x00000002UL
216 #define MPC5XXX_GPIO_SIMPLE_PSC1_0 0x00000001UL
218 #define MPC5XXX_GPIO_SINT_PSC3_5 0x02
219 #define MPC5XXX_GPIO_SINT_PSC3_4 0x01
221 #define MPC5XXX_GPIO_WKUP_7 0x80
222 #define MPC5XXX_GPIO_WKUP_6 0x40
223 #define MPC5XXX_GPIO_WKUP_PSC6_1 0x20
224 #define MPC5XXX_GPIO_WKUP_PSC6_0 0x10
225 #define MPC5XXX_GPIO_WKUP_ETH17 0x08
226 #define MPC5XXX_GPIO_WKUP_PSC3_9 0x04
227 #define MPC5XXX_GPIO_WKUP_PSC2_4 0x02
228 #define MPC5XXX_GPIO_WKUP_PSC1_4 0x01
231 #define MPC5XXX_PCI_CMD (MPC5XXX_PCI + 0x04)
232 #define MPC5XXX_PCI_CFG (MPC5XXX_PCI + 0x0c)
233 #define MPC5XXX_PCI_BAR0 (MPC5XXX_PCI + 0x10)
234 #define MPC5XXX_PCI_BAR1 (MPC5XXX_PCI + 0x14)
235 #if defined(CONFIG_MGT5100)
236 #define MPC5XXX_PCI_CTRL (MPC5XXX_PCI + 0x68)
237 #define MPC5XXX_PCI_VALMSKR (MPC5XXX_PCI + 0x6c)
238 #define MPC5XXX_PCI_VALMSKW (MPC5XXX_PCI + 0x70)
239 #define MPC5XXX_PCI_SUBW1 (MPC5XXX_PCI + 0x74)
240 #define MPC5XXX_PCI_SUBW2 (MPC5XXX_PCI + 0x78)
241 #define MPC5XXX_PCI_WINCOMMAND (MPC5XXX_PCI + 0x7c)
242 #elif defined(CONFIG_MPC5200)
243 #define MPC5XXX_PCI_GSCR (MPC5XXX_PCI + 0x60)
244 #define MPC5XXX_PCI_TBATR0 (MPC5XXX_PCI + 0x64)
245 #define MPC5XXX_PCI_TBATR1 (MPC5XXX_PCI + 0x68)
246 #define MPC5XXX_PCI_TCR (MPC5XXX_PCI + 0x6c)
247 #define MPC5XXX_PCI_IW0BTAR (MPC5XXX_PCI + 0x70)
248 #define MPC5XXX_PCI_IW1BTAR (MPC5XXX_PCI + 0x74)
249 #define MPC5XXX_PCI_IW2BTAR (MPC5XXX_PCI + 0x78)
250 #define MPC5XXX_PCI_IWCR (MPC5XXX_PCI + 0x80)
251 #define MPC5XXX_PCI_ICR (MPC5XXX_PCI + 0x84)
252 #define MPC5XXX_PCI_ISR (MPC5XXX_PCI + 0x88)
253 #define MPC5XXX_PCI_ARB (MPC5XXX_PCI + 0x8c)
254 #define MPC5XXX_PCI_CAR (MPC5XXX_PCI + 0xf8)
257 /* Interrupt Controller registers */
258 #define MPC5XXX_ICTL_PER_MASK (MPC5XXX_ICTL + 0x0000)
259 #define MPC5XXX_ICTL_PER_PRIO1 (MPC5XXX_ICTL + 0x0004)
260 #define MPC5XXX_ICTL_PER_PRIO2 (MPC5XXX_ICTL + 0x0008)
261 #define MPC5XXX_ICTL_PER_PRIO3 (MPC5XXX_ICTL + 0x000c)
262 #define MPC5XXX_ICTL_EXT (MPC5XXX_ICTL + 0x0010)
263 #define MPC5XXX_ICTL_CRIT (MPC5XXX_ICTL + 0x0014)
264 #define MPC5XXX_ICTL_MAIN_PRIO1 (MPC5XXX_ICTL + 0x0018)
265 #define MPC5XXX_ICTL_MAIN_PRIO2 (MPC5XXX_ICTL + 0x001c)
266 #define MPC5XXX_ICTL_STS (MPC5XXX_ICTL + 0x0024)
267 #define MPC5XXX_ICTL_CRIT_STS (MPC5XXX_ICTL + 0x0028)
268 #define MPC5XXX_ICTL_MAIN_STS (MPC5XXX_ICTL + 0x002c)
269 #define MPC5XXX_ICTL_PER_STS (MPC5XXX_ICTL + 0x0030)
270 #define MPC5XXX_ICTL_BUS_STS (MPC5XXX_ICTL + 0x0038)
274 /* IRQ mapping - these are our logical IRQ numbers */
275 #define MPC5XXX_CRIT_IRQ_NUM 4
276 #define MPC5XXX_MAIN_IRQ_NUM 17
277 #define MPC5XXX_SDMA_IRQ_NUM 17
278 #define MPC5XXX_PERP_IRQ_NUM 23
280 #define MPC5XXX_CRIT_IRQ_BASE 1
281 #define MPC5XXX_MAIN_IRQ_BASE (MPC5XXX_CRIT_IRQ_BASE + MPC5XXX_CRIT_IRQ_NUM)
282 #define MPC5XXX_SDMA_IRQ_BASE (MPC5XXX_MAIN_IRQ_BASE + MPC5XXX_MAIN_IRQ_NUM)
283 #define MPC5XXX_PERP_IRQ_BASE (MPC5XXX_SDMA_IRQ_BASE + MPC5XXX_SDMA_IRQ_NUM)
285 #define MPC5XXX_IRQ0 (MPC5XXX_CRIT_IRQ_BASE + 0)
286 #define MPC5XXX_SLICE_TIMER_0_IRQ (MPC5XXX_CRIT_IRQ_BASE + 1)
287 #define MPC5XXX_HI_INT_IRQ (MPC5XXX_CRIT_IRQ_BASE + 2)
288 #define MPC5XXX_CCS_IRQ (MPC5XXX_CRIT_IRQ_BASE + 3)
290 #define MPC5XXX_IRQ1 (MPC5XXX_MAIN_IRQ_BASE + 1)
291 #define MPC5XXX_IRQ2 (MPC5XXX_MAIN_IRQ_BASE + 2)
292 #define MPC5XXX_IRQ3 (MPC5XXX_MAIN_IRQ_BASE + 3)
293 #define MPC5XXX_RTC_PINT_IRQ (MPC5XXX_MAIN_IRQ_BASE + 5)
294 #define MPC5XXX_RTC_SINT_IRQ (MPC5XXX_MAIN_IRQ_BASE + 6)
295 #define MPC5XXX_RTC_GPIO_STD_IRQ (MPC5XXX_MAIN_IRQ_BASE + 7)
296 #define MPC5XXX_RTC_GPIO_WKUP_IRQ (MPC5XXX_MAIN_IRQ_BASE + 8)
297 #define MPC5XXX_TMR0_IRQ (MPC5XXX_MAIN_IRQ_BASE + 9)
298 #define MPC5XXX_TMR1_IRQ (MPC5XXX_MAIN_IRQ_BASE + 10)
299 #define MPC5XXX_TMR2_IRQ (MPC5XXX_MAIN_IRQ_BASE + 11)
300 #define MPC5XXX_TMR3_IRQ (MPC5XXX_MAIN_IRQ_BASE + 12)
301 #define MPC5XXX_TMR4_IRQ (MPC5XXX_MAIN_IRQ_BASE + 13)
302 #define MPC5XXX_TMR5_IRQ (MPC5XXX_MAIN_IRQ_BASE + 14)
303 #define MPC5XXX_TMR6_IRQ (MPC5XXX_MAIN_IRQ_BASE + 15)
304 #define MPC5XXX_TMR7_IRQ (MPC5XXX_MAIN_IRQ_BASE + 16)
306 #define MPC5XXX_SDMA_IRQ (MPC5XXX_PERP_IRQ_BASE + 0)
307 #define MPC5XXX_PSC1_IRQ (MPC5XXX_PERP_IRQ_BASE + 1)
308 #define MPC5XXX_PSC2_IRQ (MPC5XXX_PERP_IRQ_BASE + 2)
309 #define MPC5XXX_PSC3_IRQ (MPC5XXX_PERP_IRQ_BASE + 3)
310 #define MPC5XXX_PSC6_IRQ (MPC5XXX_PERP_IRQ_BASE + 4)
311 #define MPC5XXX_IRDA_IRQ (MPC5XXX_PERP_IRQ_BASE + 4)
312 #define MPC5XXX_FEC_IRQ (MPC5XXX_PERP_IRQ_BASE + 5)
313 #define MPC5XXX_USB_IRQ (MPC5XXX_PERP_IRQ_BASE + 6)
314 #define MPC5XXX_ATA_IRQ (MPC5XXX_PERP_IRQ_BASE + 7)
315 #define MPC5XXX_PCI_CNTRL_IRQ (MPC5XXX_PERP_IRQ_BASE + 8)
316 #define MPC5XXX_PCI_SCIRX_IRQ (MPC5XXX_PERP_IRQ_BASE + 9)
317 #define MPC5XXX_PCI_SCITX_IRQ (MPC5XXX_PERP_IRQ_BASE + 10)
318 #define MPC5XXX_PSC4_IRQ (MPC5XXX_PERP_IRQ_BASE + 11)
319 #define MPC5XXX_PSC5_IRQ (MPC5XXX_PERP_IRQ_BASE + 12)
320 #define MPC5XXX_SPI_MODF_IRQ (MPC5XXX_PERP_IRQ_BASE + 13)
321 #define MPC5XXX_SPI_SPIF_IRQ (MPC5XXX_PERP_IRQ_BASE + 14)
322 #define MPC5XXX_I2C1_IRQ (MPC5XXX_PERP_IRQ_BASE + 15)
323 #define MPC5XXX_I2C2_IRQ (MPC5XXX_PERP_IRQ_BASE + 16)
324 #define MPC5XXX_MSCAN1_IRQ (MPC5XXX_PERP_IRQ_BASE + 17)
325 #define MPC5XXX_MSCAN2_IRQ (MPC5XXX_PERP_IRQ_BASE + 18)
326 #define MPC5XXX_IR_RX_IRQ (MPC5XXX_PERP_IRQ_BASE + 19)
327 #define MPC5XXX_IR_TX_IRQ (MPC5XXX_PERP_IRQ_BASE + 20)
328 #define MPC5XXX_XLB_ARB_IRQ (MPC5XXX_PERP_IRQ_BASE + 21)
329 #define MPC5XXX_BDLC_IRQ (MPC5XXX_PERP_IRQ_BASE + 22)
331 /* General Purpose Timers registers */
332 #define MPC5XXX_GPT0_ENABLE (MPC5XXX_GPT + 0x0)
333 #define MPC5XXX_GPT0_COUNTER (MPC5XXX_GPT + 0x4)
334 #define MPC5XXX_GPT0_STATUS (MPC5XXX_GPT + 0x0C)
335 #define MPC5XXX_GPT1_ENABLE (MPC5XXX_GPT + 0x10)
336 #define MPC5XXX_GPT1_COUNTER (MPC5XXX_GPT + 0x14)
337 #define MPC5XXX_GPT1_STATUS (MPC5XXX_GPT + 0x1C)
338 #define MPC5XXX_GPT2_ENABLE (MPC5XXX_GPT + 0x20)
339 #define MPC5XXX_GPT2_COUNTER (MPC5XXX_GPT + 0x24)
340 #define MPC5XXX_GPT2_STATUS (MPC5XXX_GPT + 0x2C)
341 #define MPC5XXX_GPT3_ENABLE (MPC5XXX_GPT + 0x30)
342 #define MPC5XXX_GPT3_COUNTER (MPC5XXX_GPT + 0x34)
343 #define MPC5XXX_GPT3_STATUS (MPC5XXX_GPT + 0x3C)
344 #define MPC5XXX_GPT4_ENABLE (MPC5XXX_GPT + 0x40)
345 #define MPC5XXX_GPT4_COUNTER (MPC5XXX_GPT + 0x44)
346 #define MPC5XXX_GPT4_STATUS (MPC5XXX_GPT + 0x4C)
347 #define MPC5XXX_GPT5_ENABLE (MPC5XXX_GPT + 0x50)
348 #define MPC5XXX_GPT5_STATUS (MPC5XXX_GPT + 0x5C)
349 #define MPC5XXX_GPT5_COUNTER (MPC5XXX_GPT + 0x54)
350 #define MPC5XXX_GPT6_ENABLE (MPC5XXX_GPT + 0x60)
351 #define MPC5XXX_GPT6_COUNTER (MPC5XXX_GPT + 0x64)
352 #define MPC5XXX_GPT6_STATUS (MPC5XXX_GPT + 0x6C)
353 #define MPC5XXX_GPT7_ENABLE (MPC5XXX_GPT + 0x70)
354 #define MPC5XXX_GPT7_COUNTER (MPC5XXX_GPT + 0x74)
355 #define MPC5XXX_GPT7_STATUS (MPC5XXX_GPT + 0x7C)
357 #define MPC5XXX_GPT_GPIO_PIN(status) ((0x00000100 & (status)) >> 8)
359 #define MPC5XXX_GPT7_PWMCFG (MPC5XXX_GPT + 0x78)
362 #define MPC5XXX_ATA_HOST_CONFIG (MPC5XXX_ATA + 0x0000)
363 #define MPC5XXX_ATA_PIO1 (MPC5XXX_ATA + 0x0008)
364 #define MPC5XXX_ATA_PIO2 (MPC5XXX_ATA + 0x000C)
365 #define MPC5XXX_ATA_SHARE_COUNT (MPC5XXX_ATA + 0x002C)
367 /* I2Cn control register bits */
372 #define I2C_TXAK 0x08
373 #define I2C_RSTA 0x04
374 #define I2C_INIT_MASK (I2C_EN | I2C_STA | I2C_TX | I2C_RSTA)
376 /* I2Cn status register bits */
383 #define I2C_RXAK 0x01
385 /* Programmable Serial Controller (PSC) status register bits */
386 #define PSC_SR_CDE 0x0080
387 #define PSC_SR_RXRDY 0x0100
388 #define PSC_SR_RXFULL 0x0200
389 #define PSC_SR_TXRDY 0x0400
390 #define PSC_SR_TXEMP 0x0800
391 #define PSC_SR_OE 0x1000
392 #define PSC_SR_PE 0x2000
393 #define PSC_SR_FE 0x4000
394 #define PSC_SR_RB 0x8000
396 /* PSC Command values */
397 #define PSC_RX_ENABLE 0x0001
398 #define PSC_RX_DISABLE 0x0002
399 #define PSC_TX_ENABLE 0x0004
400 #define PSC_TX_DISABLE 0x0008
401 #define PSC_SEL_MODE_REG_1 0x0010
402 #define PSC_RST_RX 0x0020
403 #define PSC_RST_TX 0x0030
404 #define PSC_RST_ERR_STAT 0x0040
405 #define PSC_RST_BRK_CHG_INT 0x0050
406 #define PSC_START_BRK 0x0060
407 #define PSC_STOP_BRK 0x0070
409 /* PSC Rx FIFO status bits */
410 #define PSC_RX_FIFO_ERR 0x0040
411 #define PSC_RX_FIFO_UF 0x0020
412 #define PSC_RX_FIFO_OF 0x0010
413 #define PSC_RX_FIFO_FR 0x0008
414 #define PSC_RX_FIFO_FULL 0x0004
415 #define PSC_RX_FIFO_ALARM 0x0002
416 #define PSC_RX_FIFO_EMPTY 0x0001
418 /* PSC interrupt mask bits */
419 #define PSC_IMR_TXRDY 0x0100
420 #define PSC_IMR_RXRDY 0x0200
421 #define PSC_IMR_DB 0x0400
422 #define PSC_IMR_IPC 0x8000
424 /* PSC input port change bits */
425 #define PSC_IPCR_CTS 0x01
426 #define PSC_IPCR_DCD 0x02
428 /* PSC mode fields */
429 #define PSC_MODE_5_BITS 0x00
430 #define PSC_MODE_6_BITS 0x01
431 #define PSC_MODE_7_BITS 0x02
432 #define PSC_MODE_8_BITS 0x03
433 #define PSC_MODE_PAREVEN 0x00
434 #define PSC_MODE_PARODD 0x04
435 #define PSC_MODE_PARFORCE 0x08
436 #define PSC_MODE_PARNONE 0x10
437 #define PSC_MODE_ERR 0x20
438 #define PSC_MODE_FFULL 0x40
439 #define PSC_MODE_RXRTS 0x80
441 #define PSC_MODE_ONE_STOP_5_BITS 0x00
442 #define PSC_MODE_ONE_STOP 0x07
443 #define PSC_MODE_TWO_STOP 0x0f
445 /* ATA config fields */
446 #define MPC5xxx_ATA_HOSTCONF_SMR 0x80000000UL /* State machine
448 #define MPC5xxx_ATA_HOSTCONF_FR 0x40000000UL /* FIFO Reset */
449 #define MPC5xxx_ATA_HOSTCONF_IE 0x02000000UL /* Enable interrupt
451 #define MPC5xxx_ATA_HOSTCONF_IORDY 0x01000000UL /* Drive supports
456 volatile u8 mode; /* PSC + 0x00 */
457 volatile u8 reserved0[3];
458 union { /* PSC + 0x04 */
460 volatile u16 clock_select;
462 #define psc_status sr_csr.status
463 #define psc_clock_select sr_csr.clock_select
464 volatile u16 reserved1;
465 volatile u8 command; /* PSC + 0x08 */
466 volatile u8 reserved2[3];
467 union { /* PSC + 0x0c */
468 volatile u8 buffer_8;
469 volatile u16 buffer_16;
470 volatile u32 buffer_32;
472 #define psc_buffer_8 buffer.buffer_8
473 #define psc_buffer_16 buffer.buffer_16
474 #define psc_buffer_32 buffer.buffer_32
475 union { /* PSC + 0x10 */
479 #define psc_ipcr ipcr_acr.ipcr
480 #define psc_acr ipcr_acr.acr
481 volatile u8 reserved3[3];
482 union { /* PSC + 0x14 */
486 #define psc_isr isr_imr.isr
487 #define psc_imr isr_imr.imr
488 volatile u16 reserved4;
489 volatile u8 ctur; /* PSC + 0x18 */
490 volatile u8 reserved5[3];
491 volatile u8 ctlr; /* PSC + 0x1c */
492 volatile u8 reserved6[3];
493 volatile u16 ccr; /* PSC + 0x20 */
494 volatile u8 reserved7[14];
495 volatile u8 ivr; /* PSC + 0x30 */
496 volatile u8 reserved8[3];
497 volatile u8 ip; /* PSC + 0x34 */
498 volatile u8 reserved9[3];
499 volatile u8 op1; /* PSC + 0x38 */
500 volatile u8 reserved10[3];
501 volatile u8 op0; /* PSC + 0x3c */
502 volatile u8 reserved11[3];
503 volatile u32 sicr; /* PSC + 0x40 */
504 volatile u8 ircr1; /* PSC + 0x44 */
505 volatile u8 reserved12[3];
506 volatile u8 ircr2; /* PSC + 0x44 */
507 volatile u8 reserved13[3];
508 volatile u8 irsdr; /* PSC + 0x4c */
509 volatile u8 reserved14[3];
510 volatile u8 irmdr; /* PSC + 0x50 */
511 volatile u8 reserved15[3];
512 volatile u8 irfdr; /* PSC + 0x54 */
513 volatile u8 reserved16[3];
514 volatile u16 rfnum; /* PSC + 0x58 */
515 volatile u16 reserved17;
516 volatile u16 tfnum; /* PSC + 0x5c */
517 volatile u16 reserved18;
518 volatile u32 rfdata; /* PSC + 0x60 */
519 volatile u16 rfstat; /* PSC + 0x64 */
520 volatile u16 reserved20;
521 volatile u8 rfcntl; /* PSC + 0x68 */
522 volatile u8 reserved21[5];
523 volatile u16 rfalarm; /* PSC + 0x6e */
524 volatile u16 reserved22;
525 volatile u16 rfrptr; /* PSC + 0x72 */
526 volatile u16 reserved23;
527 volatile u16 rfwptr; /* PSC + 0x76 */
528 volatile u16 reserved24;
529 volatile u16 rflrfptr; /* PSC + 0x7a */
530 volatile u16 reserved25;
531 volatile u16 rflwfptr; /* PSC + 0x7e */
532 volatile u32 tfdata; /* PSC + 0x80 */
533 volatile u16 tfstat; /* PSC + 0x84 */
534 volatile u16 reserved26;
535 volatile u8 tfcntl; /* PSC + 0x88 */
536 volatile u8 reserved27[5];
537 volatile u16 tfalarm; /* PSC + 0x8e */
538 volatile u16 reserved28;
539 volatile u16 tfrptr; /* PSC + 0x92 */
540 volatile u16 reserved29;
541 volatile u16 tfwptr; /* PSC + 0x96 */
542 volatile u16 reserved30;
543 volatile u16 tflrfptr; /* PSC + 0x9a */
544 volatile u16 reserved31;
545 volatile u16 tflwfptr; /* PSC + 0x9e */
548 struct mpc5xxx_intr {
549 volatile u32 per_mask; /* INTR + 0x00 */
550 volatile u32 per_pri1; /* INTR + 0x04 */
551 volatile u32 per_pri2; /* INTR + 0x08 */
552 volatile u32 per_pri3; /* INTR + 0x0c */
553 volatile u32 ctrl; /* INTR + 0x10 */
554 volatile u32 main_mask; /* INTR + 0x14 */
555 volatile u32 main_pri1; /* INTR + 0x18 */
556 volatile u32 main_pri2; /* INTR + 0x1c */
557 volatile u32 reserved1; /* INTR + 0x20 */
558 volatile u32 enc_status; /* INTR + 0x24 */
559 volatile u32 crit_status; /* INTR + 0x28 */
560 volatile u32 main_status; /* INTR + 0x2c */
561 volatile u32 per_status; /* INTR + 0x30 */
562 volatile u32 reserved2; /* INTR + 0x34 */
563 volatile u32 per_error; /* INTR + 0x38 */
566 struct mpc5xxx_gpio {
567 volatile u32 port_config; /* GPIO + 0x00 */
568 volatile u32 simple_gpioe; /* GPIO + 0x04 */
569 volatile u32 simple_ode; /* GPIO + 0x08 */
570 volatile u32 simple_ddr; /* GPIO + 0x0c */
571 volatile u32 simple_dvo; /* GPIO + 0x10 */
572 volatile u32 simple_ival; /* GPIO + 0x14 */
573 volatile u8 outo_gpioe; /* GPIO + 0x18 */
574 volatile u8 reserved1[3]; /* GPIO + 0x19 */
575 volatile u8 outo_dvo; /* GPIO + 0x1c */
576 volatile u8 reserved2[3]; /* GPIO + 0x1d */
577 volatile u8 sint_gpioe; /* GPIO + 0x20 */
578 volatile u8 reserved3[3]; /* GPIO + 0x21 */
579 volatile u8 sint_ode; /* GPIO + 0x24 */
580 volatile u8 reserved4[3]; /* GPIO + 0x25 */
581 volatile u8 sint_ddr; /* GPIO + 0x28 */
582 volatile u8 reserved5[3]; /* GPIO + 0x29 */
583 volatile u8 sint_dvo; /* GPIO + 0x2c */
584 volatile u8 reserved6[3]; /* GPIO + 0x2d */
585 volatile u8 sint_inten; /* GPIO + 0x30 */
586 volatile u8 reserved7[3]; /* GPIO + 0x31 */
587 volatile u16 sint_itype; /* GPIO + 0x34 */
588 volatile u16 reserved8; /* GPIO + 0x36 */
589 volatile u8 gpio_control; /* GPIO + 0x38 */
590 volatile u8 reserved9[3]; /* GPIO + 0x39 */
591 volatile u8 sint_istat; /* GPIO + 0x3c */
592 volatile u8 sint_ival; /* GPIO + 0x3d */
593 volatile u8 bus_errs; /* GPIO + 0x3e */
594 volatile u8 reserved10; /* GPIO + 0x3f */
597 struct mpc5xxx_sdma {
598 volatile u32 taskBar; /* SDMA + 0x00 */
599 volatile u32 currentPointer; /* SDMA + 0x04 */
600 volatile u32 endPointer; /* SDMA + 0x08 */
601 volatile u32 variablePointer; /* SDMA + 0x0c */
603 volatile u8 IntVect1; /* SDMA + 0x10 */
604 volatile u8 IntVect2; /* SDMA + 0x11 */
605 volatile u16 PtdCntrl; /* SDMA + 0x12 */
607 volatile u32 IntPend; /* SDMA + 0x14 */
608 volatile u32 IntMask; /* SDMA + 0x18 */
610 volatile u16 tcr_0; /* SDMA + 0x1c */
611 volatile u16 tcr_1; /* SDMA + 0x1e */
612 volatile u16 tcr_2; /* SDMA + 0x20 */
613 volatile u16 tcr_3; /* SDMA + 0x22 */
614 volatile u16 tcr_4; /* SDMA + 0x24 */
615 volatile u16 tcr_5; /* SDMA + 0x26 */
616 volatile u16 tcr_6; /* SDMA + 0x28 */
617 volatile u16 tcr_7; /* SDMA + 0x2a */
618 volatile u16 tcr_8; /* SDMA + 0x2c */
619 volatile u16 tcr_9; /* SDMA + 0x2e */
620 volatile u16 tcr_a; /* SDMA + 0x30 */
621 volatile u16 tcr_b; /* SDMA + 0x32 */
622 volatile u16 tcr_c; /* SDMA + 0x34 */
623 volatile u16 tcr_d; /* SDMA + 0x36 */
624 volatile u16 tcr_e; /* SDMA + 0x38 */
625 volatile u16 tcr_f; /* SDMA + 0x3a */
627 volatile u8 IPR0; /* SDMA + 0x3c */
628 volatile u8 IPR1; /* SDMA + 0x3d */
629 volatile u8 IPR2; /* SDMA + 0x3e */
630 volatile u8 IPR3; /* SDMA + 0x3f */
631 volatile u8 IPR4; /* SDMA + 0x40 */
632 volatile u8 IPR5; /* SDMA + 0x41 */
633 volatile u8 IPR6; /* SDMA + 0x42 */
634 volatile u8 IPR7; /* SDMA + 0x43 */
635 volatile u8 IPR8; /* SDMA + 0x44 */
636 volatile u8 IPR9; /* SDMA + 0x45 */
637 volatile u8 IPR10; /* SDMA + 0x46 */
638 volatile u8 IPR11; /* SDMA + 0x47 */
639 volatile u8 IPR12; /* SDMA + 0x48 */
640 volatile u8 IPR13; /* SDMA + 0x49 */
641 volatile u8 IPR14; /* SDMA + 0x4a */
642 volatile u8 IPR15; /* SDMA + 0x4b */
643 volatile u8 IPR16; /* SDMA + 0x4c */
644 volatile u8 IPR17; /* SDMA + 0x4d */
645 volatile u8 IPR18; /* SDMA + 0x4e */
646 volatile u8 IPR19; /* SDMA + 0x4f */
647 volatile u8 IPR20; /* SDMA + 0x50 */
648 volatile u8 IPR21; /* SDMA + 0x51 */
649 volatile u8 IPR22; /* SDMA + 0x52 */
650 volatile u8 IPR23; /* SDMA + 0x53 */
651 volatile u8 IPR24; /* SDMA + 0x54 */
652 volatile u8 IPR25; /* SDMA + 0x55 */
653 volatile u8 IPR26; /* SDMA + 0x56 */
654 volatile u8 IPR27; /* SDMA + 0x57 */
655 volatile u8 IPR28; /* SDMA + 0x58 */
656 volatile u8 IPR29; /* SDMA + 0x59 */
657 volatile u8 IPR30; /* SDMA + 0x5a */
658 volatile u8 IPR31; /* SDMA + 0x5b */
660 volatile u32 res1; /* SDMA + 0x5c */
661 volatile u32 res2; /* SDMA + 0x60 */
662 volatile u32 res3; /* SDMA + 0x64 */
663 volatile u32 MDEDebug; /* SDMA + 0x68 */
664 volatile u32 ADSDebug; /* SDMA + 0x6c */
665 volatile u32 Value1; /* SDMA + 0x70 */
666 volatile u32 Value2; /* SDMA + 0x74 */
667 volatile u32 Control; /* SDMA + 0x78 */
668 volatile u32 Status; /* SDMA + 0x7c */
669 volatile u32 EU00; /* SDMA + 0x80 */
670 volatile u32 EU01; /* SDMA + 0x84 */
671 volatile u32 EU02; /* SDMA + 0x88 */
672 volatile u32 EU03; /* SDMA + 0x8c */
673 volatile u32 EU04; /* SDMA + 0x90 */
674 volatile u32 EU05; /* SDMA + 0x94 */
675 volatile u32 EU06; /* SDMA + 0x98 */
676 volatile u32 EU07; /* SDMA + 0x9c */
677 volatile u32 EU10; /* SDMA + 0xa0 */
678 volatile u32 EU11; /* SDMA + 0xa4 */
679 volatile u32 EU12; /* SDMA + 0xa8 */
680 volatile u32 EU13; /* SDMA + 0xac */
681 volatile u32 EU14; /* SDMA + 0xb0 */
682 volatile u32 EU15; /* SDMA + 0xb4 */
683 volatile u32 EU16; /* SDMA + 0xb8 */
684 volatile u32 EU17; /* SDMA + 0xbc */
685 volatile u32 EU20; /* SDMA + 0xc0 */
686 volatile u32 EU21; /* SDMA + 0xc4 */
687 volatile u32 EU22; /* SDMA + 0xc8 */
688 volatile u32 EU23; /* SDMA + 0xcc */
689 volatile u32 EU24; /* SDMA + 0xd0 */
690 volatile u32 EU25; /* SDMA + 0xd4 */
691 volatile u32 EU26; /* SDMA + 0xd8 */
692 volatile u32 EU27; /* SDMA + 0xdc */
693 volatile u32 EU30; /* SDMA + 0xe0 */
694 volatile u32 EU31; /* SDMA + 0xe4 */
695 volatile u32 EU32; /* SDMA + 0xe8 */
696 volatile u32 EU33; /* SDMA + 0xec */
697 volatile u32 EU34; /* SDMA + 0xf0 */
698 volatile u32 EU35; /* SDMA + 0xf4 */
699 volatile u32 EU36; /* SDMA + 0xf8 */
700 volatile u32 EU37; /* SDMA + 0xfc */
704 volatile u32 madr; /* I2Cn + 0x00 */
705 volatile u32 mfdr; /* I2Cn + 0x04 */
706 volatile u32 mcr; /* I2Cn + 0x08 */
707 volatile u32 msr; /* I2Cn + 0x0C */
708 volatile u32 mdr; /* I2Cn + 0x10 */
712 volatile u8 cr1; /* SPI + 0x0F00 */
713 volatile u8 cr2; /* SPI + 0x0F01 */
714 volatile u8 reserved1[2];
715 volatile u8 brr; /* SPI + 0x0F04 */
716 volatile u8 sr; /* SPI + 0x0F05 */
717 volatile u8 reserved2[3];
718 volatile u8 dr; /* SPI + 0x0F09 */
719 volatile u8 reserved3[3];
720 volatile u8 pdr; /* SPI + 0x0F0D */
721 volatile u8 reserved4[2];
722 volatile u8 ddr; /* SPI + 0x0F10 */
727 volatile u32 emsr; /* GPT + Timer# * 0x10 + 0x00 */
728 volatile u32 cir; /* GPT + Timer# * 0x10 + 0x04 */
729 volatile u32 pwmcr; /* GPT + Timer# * 0x10 + 0x08 */
730 volatile u32 sr; /* GPT + Timer# * 0x10 + 0x0c */
733 struct mpc5xxx_gpt_0_7 {
734 struct mpc5xxx_gpt gpt0;
735 struct mpc5xxx_gpt gpt1;
736 struct mpc5xxx_gpt gpt2;
737 struct mpc5xxx_gpt gpt3;
738 struct mpc5xxx_gpt gpt4;
739 struct mpc5xxx_gpt gpt5;
740 struct mpc5xxx_gpt gpt6;
741 struct mpc5xxx_gpt gpt7;
744 struct mscan_buffer {
745 volatile u8 idr[0x8]; /* 0x00 */
746 volatile u8 dsr[0x10]; /* 0x08 */
747 volatile u8 dlr; /* 0x18 */
748 volatile u8 tbpr; /* 0x19 */ /* This register is not applicable for receive buffers */
749 volatile u16 rsrv1; /* 0x1A */
750 volatile u8 tsrh; /* 0x1C */
751 volatile u8 tsrl; /* 0x1D */
752 volatile u16 rsrv2; /* 0x1E */
755 struct mpc5xxx_mscan {
756 volatile u8 canctl0; /* MSCAN + 0x00 */
757 volatile u8 canctl1; /* MSCAN + 0x01 */
758 volatile u16 rsrv1; /* MSCAN + 0x02 */
759 volatile u8 canbtr0; /* MSCAN + 0x04 */
760 volatile u8 canbtr1; /* MSCAN + 0x05 */
761 volatile u16 rsrv2; /* MSCAN + 0x06 */
762 volatile u8 canrflg; /* MSCAN + 0x08 */
763 volatile u8 canrier; /* MSCAN + 0x09 */
764 volatile u16 rsrv3; /* MSCAN + 0x0A */
765 volatile u8 cantflg; /* MSCAN + 0x0C */
766 volatile u8 cantier; /* MSCAN + 0x0D */
767 volatile u16 rsrv4; /* MSCAN + 0x0E */
768 volatile u8 cantarq; /* MSCAN + 0x10 */
769 volatile u8 cantaak; /* MSCAN + 0x11 */
770 volatile u16 rsrv5; /* MSCAN + 0x12 */
771 volatile u8 cantbsel; /* MSCAN + 0x14 */
772 volatile u8 canidac; /* MSCAN + 0x15 */
773 volatile u16 rsrv6[3]; /* MSCAN + 0x16 */
774 volatile u8 canrxerr; /* MSCAN + 0x1C */
775 volatile u8 cantxerr; /* MSCAN + 0x1D */
776 volatile u16 rsrv7; /* MSCAN + 0x1E */
777 volatile u8 canidar0; /* MSCAN + 0x20 */
778 volatile u8 canidar1; /* MSCAN + 0x21 */
779 volatile u16 rsrv8; /* MSCAN + 0x22 */
780 volatile u8 canidar2; /* MSCAN + 0x24 */
781 volatile u8 canidar3; /* MSCAN + 0x25 */
782 volatile u16 rsrv9; /* MSCAN + 0x26 */
783 volatile u8 canidmr0; /* MSCAN + 0x28 */
784 volatile u8 canidmr1; /* MSCAN + 0x29 */
785 volatile u16 rsrv10; /* MSCAN + 0x2A */
786 volatile u8 canidmr2; /* MSCAN + 0x2C */
787 volatile u8 canidmr3; /* MSCAN + 0x2D */
788 volatile u16 rsrv11; /* MSCAN + 0x2E */
789 volatile u8 canidar4; /* MSCAN + 0x30 */
790 volatile u8 canidar5; /* MSCAN + 0x31 */
791 volatile u16 rsrv12; /* MSCAN + 0x32 */
792 volatile u8 canidar6; /* MSCAN + 0x34 */
793 volatile u8 canidar7; /* MSCAN + 0x35 */
794 volatile u16 rsrv13; /* MSCAN + 0x36 */
795 volatile u8 canidmr4; /* MSCAN + 0x38 */
796 volatile u8 canidmr5; /* MSCAN + 0x39 */
797 volatile u16 rsrv14; /* MSCAN + 0x3A */
798 volatile u8 canidmr6; /* MSCAN + 0x3C */
799 volatile u8 canidmr7; /* MSCAN + 0x3D */
800 volatile u16 rsrv15; /* MSCAN + 0x3E */
802 struct mscan_buffer canrxfg; /* MSCAN + 0x40 */ /* Foreground receive buffer */
803 struct mscan_buffer cantxfg; /* MSCAN + 0x60 */ /* Foreground transmit buffer */
806 /* function prototypes */
807 void loadtask(int basetask, int tasks);
809 #endif /* __ASSEMBLY__ */
811 #endif /* __ASMPPC_MPC5XXX_H */