global: Migrate CONFIG_POWER_PFUZE100_I2C_ADDR to CFG
[platform/kernel/u-boot.git] / include / fsl_ddr.h
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  * Copyright 2008-2014 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef FSL_DDR_MAIN_H
7 #define FSL_DDR_MAIN_H
8
9 #include <fsl_ddrc_version.h>
10 #include <fsl_ddr_sdram.h>
11 #include <fsl_ddr_dimm_params.h>
12
13 #include <common_timing_params.h>
14
15 struct cmd_tbl;
16
17 #ifdef CONFIG_SYS_FSL_DDR_LE
18 #define ddr_in32(a)     in_le32(a)
19 #define ddr_out32(a, v) out_le32(a, v)
20 #define ddr_setbits32(a, v)     setbits_le32(a, v)
21 #define ddr_clrbits32(a, v)     clrbits_le32(a, v)
22 #define ddr_clrsetbits32(a, clear, set) clrsetbits_le32(a, clear, set)
23 #else
24 #define ddr_in32(a)     in_be32(a)
25 #define ddr_out32(a, v) out_be32(a, v)
26 #define ddr_setbits32(a, v)     setbits_be32(a, v)
27 #define ddr_clrbits32(a, v)     clrbits_be32(a, v)
28 #define ddr_clrsetbits32(a, clear, set) clrsetbits_be32(a, clear, set)
29 #endif
30
31 u32 fsl_ddr_get_version(unsigned int ctrl_num);
32
33 #if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM)
34 /*
35  * Bind the main DDR setup driver's generic names
36  * to this specific DDR technology.
37  */
38 static __inline__ int
39 compute_dimm_parameters(const unsigned int ctrl_num,
40                         const generic_spd_eeprom_t *spd,
41                         dimm_params_t *pdimm,
42                         unsigned int dimm_number)
43 {
44         return ddr_compute_dimm_parameters(ctrl_num, spd, pdimm, dimm_number);
45 }
46 #endif
47
48 /*
49  * Data Structures
50  *
51  * All data structures have to be on the stack
52  */
53 #define CONFIG_SYS_DIMM_SLOTS_PER_CTLR CONFIG_DIMM_SLOTS_PER_CTLR
54
55 typedef struct {
56         generic_spd_eeprom_t
57            spd_installed_dimms[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
58         struct dimm_params_s
59            dimm_params[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
60         memctl_options_t memctl_opts[CONFIG_SYS_NUM_DDR_CTLRS];
61         common_timing_params_t common_timing_params[CONFIG_SYS_NUM_DDR_CTLRS];
62         fsl_ddr_cfg_regs_t fsl_ddr_config_reg[CONFIG_SYS_NUM_DDR_CTLRS];
63         unsigned int first_ctrl;
64         unsigned int num_ctrls;
65         unsigned long long mem_base;
66         unsigned int dimm_slots_per_ctrl;
67         int (*board_need_mem_reset)(void);
68         void (*board_mem_reset)(void);
69         void (*board_mem_de_reset)(void);
70 } fsl_ddr_info_t;
71
72 /* Compute steps */
73 #define STEP_GET_SPD                 (1 << 0)
74 #define STEP_COMPUTE_DIMM_PARMS      (1 << 1)
75 #define STEP_COMPUTE_COMMON_PARMS    (1 << 2)
76 #define STEP_GATHER_OPTS             (1 << 3)
77 #define STEP_ASSIGN_ADDRESSES        (1 << 4)
78 #define STEP_COMPUTE_REGS            (1 << 5)
79 #define STEP_PROGRAM_REGS            (1 << 6)
80 #define STEP_ALL                     0xFFF
81
82 unsigned long long
83 fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
84                                        unsigned int size_only);
85 const char *step_to_string(unsigned int step);
86
87 unsigned int compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
88                                const memctl_options_t *popts,
89                                fsl_ddr_cfg_regs_t *ddr,
90                                const common_timing_params_t *common_dimm,
91                                const dimm_params_t *dimm_parameters,
92                                unsigned int dbw_capacity_adjust,
93                                unsigned int size_only);
94 unsigned int compute_lowest_common_dimm_parameters(
95                                 const unsigned int ctrl_num,
96                                 const dimm_params_t *dimm_params,
97                                 common_timing_params_t *outpdimm,
98                                 unsigned int number_of_dimms);
99 unsigned int populate_memctl_options(const common_timing_params_t *common_dimm,
100                                 memctl_options_t *popts,
101                                 dimm_params_t *pdimm,
102                                 unsigned int ctrl_num);
103 void check_interleaving_options(fsl_ddr_info_t *pinfo);
104
105 unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk);
106 unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num);
107 unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos);
108 void fsl_ddr_set_lawbar(
109                 const common_timing_params_t *memctl_common_params,
110                 unsigned int memctl_interleaved,
111                 unsigned int ctrl_num);
112 void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl,
113                                  unsigned int last_ctrl);
114
115 int fsl_ddr_interactive_env_var_exists(void);
116 unsigned long long fsl_ddr_interactive(fsl_ddr_info_t *pinfo, int var_is_set);
117 void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
118                      unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
119
120 int do_reset(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[]);
121 unsigned int check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr);
122 void board_add_ram_info(int use_default);
123
124 /* processor specific function */
125 void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
126                                    unsigned int ctrl_num, int step);
127 void remove_unused_controllers(fsl_ddr_info_t *info);
128
129 /* board specific function */
130 int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
131                         unsigned int controller_number,
132                         unsigned int dimm_number);
133 void update_spd_address(unsigned int ctrl_num,
134                         unsigned int slot,
135                         unsigned int *addr);
136
137 void erratum_a009942_check_cpo(void);
138 #endif