ARM: shmobile: r8a7791: Add SGX clock to device tree
[platform/adaptation/renesas_rcar/renesas_kernel.git] / include / dt-bindings / clock / r8a7791-clock.h
1 /*
2  * Copyright 2013 Ideas On Board SPRL
3  *
4  * This program is free software; you can redistribute it and/or modify
5  * it under the terms of the GNU General Public License as published by
6  * the Free Software Foundation; either version 2 of the License, or
7  * (at your option) any later version.
8  */
9
10 #ifndef __DT_BINDINGS_CLOCK_R8A7791_H__
11 #define __DT_BINDINGS_CLOCK_R8A7791_H__
12
13 /* CPG */
14 #define R8A7791_CLK_MAIN                0
15 #define R8A7791_CLK_PLL0                1
16 #define R8A7791_CLK_PLL1                2
17 #define R8A7791_CLK_PLL3                3
18 #define R8A7791_CLK_LB                  4
19 #define R8A7791_CLK_QSPI                5
20 #define R8A7791_CLK_SDH                 6
21 #define R8A7791_CLK_SD0                 7
22 #define R8A7791_CLK_Z                   8
23
24 /* MSTP0 */
25 #define R8A7791_CLK_MSIOF0              0
26
27 /* MSTP1 */
28 #define R8A7791_CLK_JPU         6
29 #define R8A7791_CLK_TMU1                11
30 #define R8A7791_CLK_3DG                 12
31 #define R8A7791_CLK_TMU3                21
32 #define R8A7791_CLK_TMU2                22
33 #define R8A7791_CLK_CMT0                24
34 #define R8A7791_CLK_TMU0                25
35 #define R8A7791_CLK_VSP1_DU1            27
36 #define R8A7791_CLK_VSP1_DU0            28
37 #define R8A7791_CLK_VSP1_S              31
38
39 /* MSTP2 */
40 #define R8A7791_CLK_SCIFA2              2
41 #define R8A7791_CLK_SCIFA1              3
42 #define R8A7791_CLK_SCIFA0              4
43 #define R8A7791_CLK_MSIOF2              5
44 #define R8A7791_CLK_SCIFB0              6
45 #define R8A7791_CLK_SCIFB1              7
46 #define R8A7791_CLK_MSIOF1              8
47 #define R8A7791_CLK_SCIFB2              16
48 #define R8A7791_CLK_SYS_DMAC1           18
49 #define R8A7791_CLK_SYS_DMAC0           19
50
51 /* MSTP3 */
52 #define R8A7791_CLK_TPU0                4
53 #define R8A7791_CLK_SDHI2               11
54 #define R8A7791_CLK_SDHI1               12
55 #define R8A7791_CLK_SDHI0               14
56 #define R8A7791_CLK_MMCIF0              15
57 #define R8A7791_CLK_IIC0                18
58 #define R8A7791_CLK_PCIEC               19
59 #define R8A7791_CLK_IIC1                23
60 #define R8A7791_CLK_SSUSB               28
61 #define R8A7791_CLK_CMT1                29
62 #define R8A7791_CLK_USBDMAC0            30
63 #define R8A7791_CLK_USBDMAC1            31
64
65 /* MSTP5 */
66 #define R8A7791_CLK_THERMAL             22
67 #define R8A7791_CLK_PWM                 23
68
69 /* MSTP7 */
70 #define R8A7791_CLK_EHCI                3
71 #define R8A7791_CLK_HSUSB               4
72 #define R8A7791_CLK_HSCIF2              13
73 #define R8A7791_CLK_SCIF5               14
74 #define R8A7791_CLK_SCIF4               15
75 #define R8A7791_CLK_HSCIF1              16
76 #define R8A7791_CLK_HSCIF0              17
77 #define R8A7791_CLK_SCIF3               18
78 #define R8A7791_CLK_SCIF2               19
79 #define R8A7791_CLK_SCIF1               20
80 #define R8A7791_CLK_SCIF0               21
81 #define R8A7791_CLK_DU1                 23
82 #define R8A7791_CLK_DU0                 24
83 #define R8A7791_CLK_LVDS0               26
84
85 /* MSTP8 */
86 #define R8A7791_CLK_VIN2                9
87 #define R8A7791_CLK_VIN1                10
88 #define R8A7791_CLK_VIN0                11
89 #define R8A7791_CLK_ETHER               13
90 #define R8A7791_CLK_SATA1               14
91 #define R8A7791_CLK_SATA0               15
92
93 /* MSTP9 */
94 #define R8A7791_CLK_GPIO7               4
95 #define R8A7791_CLK_GPIO6               5
96 #define R8A7791_CLK_GPIO5               7
97 #define R8A7791_CLK_GPIO4               8
98 #define R8A7791_CLK_GPIO3               9
99 #define R8A7791_CLK_GPIO2               10
100 #define R8A7791_CLK_GPIO1               11
101 #define R8A7791_CLK_GPIO0               12
102 #define R8A7791_CLK_RCAN1               15
103 #define R8A7791_CLK_RCAN0               16
104 #define R8A7791_CLK_QSPI_MOD            17
105 #define R8A7791_CLK_I2C5                25
106 #define R8A7791_CLK_IICDVFS             26
107 #define R8A7791_CLK_I2C4                27
108 #define R8A7791_CLK_I2C3                28
109 #define R8A7791_CLK_I2C2                29
110 #define R8A7791_CLK_I2C1                30
111 #define R8A7791_CLK_I2C0                31
112
113 /* MSTP10 */
114 #define R8A7791_CLK_SSI_ALL             5
115 #define R8A7791_CLK_SSI9                6
116 #define R8A7791_CLK_SSI8                7
117 #define R8A7791_CLK_SSI7                8
118 #define R8A7791_CLK_SSI6                9
119 #define R8A7791_CLK_SSI5                10
120 #define R8A7791_CLK_SSI4                11
121 #define R8A7791_CLK_SSI3                12
122 #define R8A7791_CLK_SSI2                13
123 #define R8A7791_CLK_SSI1                14
124 #define R8A7791_CLK_SSI0                15
125 #define R8A7791_CLK_SCU_ALL             17
126 #define R8A7791_CLK_SCU_DVC1            18
127 #define R8A7791_CLK_SCU_DVC0            19
128 #define R8A7791_CLK_SCU_SRC9            22
129 #define R8A7791_CLK_SCU_SRC8            23
130 #define R8A7791_CLK_SCU_SRC7            24
131 #define R8A7791_CLK_SCU_SRC6            25
132 #define R8A7791_CLK_SCU_SRC5            26
133 #define R8A7791_CLK_SCU_SRC4            27
134 #define R8A7791_CLK_SCU_SRC3            28
135 #define R8A7791_CLK_SCU_SRC2            29
136 #define R8A7791_CLK_SCU_SRC1            30
137 #define R8A7791_CLK_SCU_SRC0            31
138
139 /* MSTP11 */
140 #define R8A7791_CLK_SCIFA3              6
141 #define R8A7791_CLK_SCIFA4              7
142 #define R8A7791_CLK_SCIFA5              8
143
144 #endif /* __DT_BINDINGS_CLOCK_R8A7791_H__ */