81de2280b783a262b587f72e4e3434ac73cef6d6
[platform/kernel/u-boot.git] / include / configs / zipitz2.h
1 /*
2  * Aeronix Zipit Z2 configuration file
3  *
4  * Copyright (C) 2009-2010 Marek Vasut <marek.vasut@gmail.com>
5  *
6  * SPDX-License-Identifier:     GPL-2.0+
7  */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13  * High Level Board Configuration Options
14  */
15 #define CONFIG_CPU_PXA27X               1       /* Marvell PXA270 CPU */
16 #define CONFIG_SYS_TEXT_BASE            0x0
17
18 #undef  CONFIG_BOARD_LATE_INIT
19 #undef  CONFIG_SKIP_LOWLEVEL_INIT
20 #define CONFIG_PREBOOT
21
22 /*
23  * Environment settings
24  */
25 #define CONFIG_ENV_OVERWRITE
26 #define CONFIG_ENV_IS_IN_FLASH          1
27 #define CONFIG_ENV_ADDR                 0x40000
28 #define CONFIG_ENV_SIZE                 0x10000
29
30 #define CONFIG_SYS_MALLOC_LEN           (128*1024)
31 #define CONFIG_ARCH_CPU_INIT
32
33 #define CONFIG_BOOTCOMMAND                                              \
34         "if mmc rescan && ext2load mmc 0 0xa0000000 boot/uboot.script ;"\
35         "then "                                                         \
36                 "source 0xa0000000; "                                   \
37         "else "                                                         \
38                 "bootm 0x50000; "                                       \
39         "fi; "
40 #define CONFIG_BOOTARGS                                                 \
41         "console=tty0 console=ttyS2,115200 fbcon=rotate:3"
42 #define CONFIG_TIMESTAMP
43 #define CONFIG_BOOTDELAY                2       /* Autoboot delay */
44 #define CONFIG_CMDLINE_TAG
45 #define CONFIG_SETUP_MEMORY_TAGS
46 #define CONFIG_SYS_TEXT_BASE            0x0
47 #define CONFIG_LZMA                     /* LZMA compression support */
48
49 /*
50  * Serial Console Configuration
51  * STUART - the lower serial port on Colibri board
52  */
53 #define CONFIG_PXA_SERIAL
54 #define CONFIG_STUART                   1
55 #define CONFIG_CONS_INDEX               2
56 #define CONFIG_BAUDRATE                 115200
57
58 /*
59  * Bootloader Components Configuration
60  */
61 #define CONFIG_CMD_ENV
62 #define CONFIG_CMD_MMC
63 #define CONFIG_CMD_CACHE
64
65 /*
66  * MMC Card Configuration
67  */
68 #ifdef  CONFIG_CMD_MMC
69 #define CONFIG_MMC
70 #define CONFIG_GENERIC_MMC
71 #define CONFIG_PXA_MMC_GENERIC
72 #define CONFIG_SYS_MMC_BASE             0xF0000000
73 #define CONFIG_CMD_FAT
74 #define CONFIG_CMD_EXT2
75 #define CONFIG_DOS_PARTITION
76 #endif
77
78 /*
79  * SPI and LCD
80  */
81 #ifdef  CONFIG_CMD_SPI
82 #define CONFIG_SOFT_SPI
83 #define CONFIG_LCD
84 #define CONFIG_LCD_ROTATION
85 #define CONFIG_PXA_LCD
86 #define CONFIG_LMS283GF05
87
88 #define SPI_DELAY       udelay(10)
89 #define SPI_SDA(val)    zipitz2_spi_sda(val)
90 #define SPI_SCL(val)    zipitz2_spi_scl(val)
91 #define SPI_READ        zipitz2_spi_read()
92 #ifndef __ASSEMBLY__
93 void zipitz2_spi_sda(int);
94 void zipitz2_spi_scl(int);
95 unsigned char zipitz2_spi_read(void);
96 #endif
97 #endif
98
99 #define CONFIG_SYS_LONGHELP                             /* undef to save memory */
100 #define CONFIG_SYS_CBSIZE               256             /* Console I/O Buffer Size */
101 #define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)        /* Print Buffer Size */
102 #define CONFIG_SYS_MAXARGS              16              /* max number of command args */
103 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE       /* Boot Argument Buffer Size */
104 #define CONFIG_SYS_DEVICE_NULLDEV       1
105
106 /*
107  * Clock Configuration
108  */
109 #define CONFIG_SYS_CPUSPEED             0x190           /* standard setting for 312MHz; L=16, N=1.5, A=0, SDCLK!=SystemBus */
110
111 /*
112  * SRAM Map
113  */
114 #define PHYS_SRAM                       0x5c000000      /* SRAM Bank #1 */
115 #define PHYS_SRAM_SIZE                  0x00040000      /* 256k */
116
117 /*
118  * DRAM Map
119  */
120 #define CONFIG_NR_DRAM_BANKS            1               /* We have 1 bank of DRAM */
121 #define PHYS_SDRAM_1                    0xa0000000      /* SDRAM Bank #1 */
122 #define PHYS_SDRAM_1_SIZE               0x02000000      /* 32 MB */
123
124 #define CONFIG_SYS_DRAM_BASE            0xa0000000      /* CS0 */
125 #define CONFIG_SYS_DRAM_SIZE            0x02000000      /* 32 MB DRAM */
126
127 #define CONFIG_SYS_MEMTEST_START        0xa0400000      /* memtest works on */
128 #define CONFIG_SYS_MEMTEST_END          0xa0800000      /* 4 ... 8 MB in DRAM */
129
130 #define CONFIG_SYS_LOAD_ADDR            CONFIG_SYS_DRAM_BASE
131
132 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
133 #define CONFIG_SYS_INIT_SP_ADDR         (GENERATED_GBL_DATA_SIZE + PHYS_SRAM + 2048)
134
135 /*
136  * NOR FLASH
137  */
138 #define PHYS_FLASH_1                    0x00000000      /* Flash Bank #1 */
139 #define PHYS_FLASH_SIZE                 0x00800000      /* 8 MB */
140 #define PHYS_FLASH_SECT_SIZE            0x00010000      /* 64 KB sectors */
141 #define CONFIG_SYS_FLASH_BASE           PHYS_FLASH_1
142
143 #define CONFIG_SYS_FLASH_CFI
144 #define CONFIG_FLASH_CFI_DRIVER         1
145 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_16BIT
146
147 #define CONFIG_SYS_MONITOR_BASE         PHYS_FLASH_1
148 #define CONFIG_SYS_MONITOR_LEN          PHYS_FLASH_SECT_SIZE
149
150 #define CONFIG_SYS_MAX_FLASH_BANKS      1
151 #define CONFIG_SYS_MAX_FLASH_SECT       256
152
153 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE       1
154
155 #define CONFIG_SYS_FLASH_ERASE_TOUT     240000
156 #define CONFIG_SYS_FLASH_WRITE_TOUT     240000
157 #define CONFIG_SYS_FLASH_LOCK_TOUT      240000
158 #define CONFIG_SYS_FLASH_UNLOCK_TOUT    240000
159 #define CONFIG_SYS_FLASH_PROTECTION
160
161 /*
162  * GPIO settings
163  */
164 #define CONFIG_SYS_GAFR0_L_VAL  0x02000140
165 #define CONFIG_SYS_GAFR0_U_VAL  0x59188000
166 #define CONFIG_SYS_GAFR1_L_VAL  0x63900002
167 #define CONFIG_SYS_GAFR1_U_VAL  0xaaa03950
168 #define CONFIG_SYS_GAFR2_L_VAL  0x0aaaaaaa
169 #define CONFIG_SYS_GAFR2_U_VAL  0x29000308
170 #define CONFIG_SYS_GAFR3_L_VAL  0x54000000
171 #define CONFIG_SYS_GAFR3_U_VAL  0x000000d5
172 #define CONFIG_SYS_GPCR0_VAL    0x00000000
173 #define CONFIG_SYS_GPCR1_VAL    0x00000020
174 #define CONFIG_SYS_GPCR2_VAL    0x00000000
175 #define CONFIG_SYS_GPCR3_VAL    0x00000000
176 #define CONFIG_SYS_GPDR0_VAL    0xdafcee00
177 #define CONFIG_SYS_GPDR1_VAL    0xffa3aaab
178 #define CONFIG_SYS_GPDR2_VAL    0x8fe9ffff
179 #define CONFIG_SYS_GPDR3_VAL    0x001b1f8a
180 #define CONFIG_SYS_GPSR0_VAL    0x06080400
181 #define CONFIG_SYS_GPSR1_VAL    0x007f0000
182 #define CONFIG_SYS_GPSR2_VAL    0x032a0000
183 #define CONFIG_SYS_GPSR3_VAL    0x00000180
184
185 #define CONFIG_SYS_PSSR_VAL     0x30
186
187 /*
188  * Clock settings
189  */
190 #define CONFIG_SYS_CKEN         0x00511220
191 #define CONFIG_SYS_CCCR         0x00000190
192
193 /*
194  * Memory settings
195  */
196 #define CONFIG_SYS_MSC0_VAL     0x2ffc38f8
197 #define CONFIG_SYS_MSC1_VAL     0x0000ccd1
198 #define CONFIG_SYS_MSC2_VAL     0x0000b884
199 #define CONFIG_SYS_MDCNFG_VAL   0x08000ba9
200 #define CONFIG_SYS_MDREFR_VAL   0x2011a01e
201 #define CONFIG_SYS_MDMRS_VAL    0x00000000
202 #define CONFIG_SYS_FLYCNFG_VAL  0x00010001
203 #define CONFIG_SYS_SXCNFG_VAL   0x40044004
204
205 /*
206  * PCMCIA and CF Interfaces
207  */
208 #define CONFIG_SYS_MECR_VAL     0x00000001
209 #define CONFIG_SYS_MCMEM0_VAL   0x00014307
210 #define CONFIG_SYS_MCMEM1_VAL   0x00014307
211 #define CONFIG_SYS_MCATT0_VAL   0x0001c787
212 #define CONFIG_SYS_MCATT1_VAL   0x0001c787
213 #define CONFIG_SYS_MCIO0_VAL    0x0001430f
214 #define CONFIG_SYS_MCIO1_VAL    0x0001430f
215
216 #include "pxa-common.h"
217
218 #endif  /* __CONFIG_H */