78140cdc16ff8632529976a4bcbfec02f732ea90
[platform/kernel/u-boot.git] / include / configs / xpedite517x.h
1 /*
2  * Copyright 2009 Extreme Engineering Solutions, Inc.
3  * Copyright 2007-2008 Freescale Semiconductor, Inc.
4  *
5  * SPDX-License-Identifier:     GPL-2.0+
6  */
7
8 /*
9  * xpedite517x board configuration file
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15  * High Level Configuration Options
16  */
17 #define CONFIG_SYS_BOARD_NAME   "XPedite5170"
18 #define CONFIG_SYS_FORM_3U_VPX  1
19 #define CONFIG_LINUX_RESET_VEC  0x100   /* Reset vector used by Linux */
20 #define CONFIG_BOARD_EARLY_INIT_R       /* Call board_pre_init */
21 #define CONFIG_BAT_RW           1       /* Use common BAT rw code */
22 #define CONFIG_HIGH_BATS        1       /* High BATs supported and enabled */
23 #define CONFIG_ALTIVEC          1
24
25 #define CONFIG_PCI_SCAN_SHOW    1       /* show pci devices on startup */
26 #define CONFIG_PCIE1            1       /* PCIE controller 1 */
27 #define CONFIG_PCIE2            1       /* PCIE controller 2 */
28 #define CONFIG_FSL_PCI_INIT     1       /* Use common FSL init code */
29 #define CONFIG_PCI_INDIRECT_BRIDGE 1    /* indirect PCI bridge support */
30 #define CONFIG_SYS_PCI_64BIT    1       /* enable 64-bit PCI resources */
31
32 /*
33  * DDR config
34  */
35 #define CONFIG_SPD_EEPROM               /* Use SPD EEPROM for DDR setup */
36 #define CONFIG_DDR_SPD
37 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
38 #define SPD_EEPROM_ADDRESS1             0x54    /* Both channels use the */
39 #define SPD_EEPROM_ADDRESS2             0x54    /* same SPD data         */
40 #define SPD_EEPROM_OFFSET               0x200   /* OFFSET of SPD in EEPROM */
41 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
42 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
43 #define CONFIG_DDR_ECC
44 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
45 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000      /* DDR is system memory*/
46 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
47 #define CONFIG_VERY_BIG_RAM
48 #define CONFIG_SYS_MAX_DDR_BAT_SIZE     0x80000000      /* BAT mapping size */
49
50 /*
51  * virtual address to be used for temporary mappings.  There
52  * should be 128k free at this VA.
53  */
54 #define CONFIG_SYS_SCRATCH_VA   0xe0000000
55
56 #ifndef __ASSEMBLY__
57 extern unsigned long get_board_sys_clk(unsigned long dummy);
58 #endif
59
60 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk(0) /* sysclk for MPC86xx */
61
62 /*
63  * L2CR setup
64  */
65 #define CONFIG_SYS_L2
66 #define L2_INIT         0
67 #define L2_ENABLE       (L2CR_L2E)
68
69 /*
70  * Base addresses -- Note these are effective addresses where the
71  * actual resources get mapped (not physical addresses)
72  */
73 #define CONFIG_SYS_CCSRBAR              0xef000000      /* relocated CCSRBAR */
74 #define CONFIG_SYS_CCSRBAR_PHYS         CONFIG_SYS_CCSRBAR
75 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR
76 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH    0x0
77 #define CONFIG_SYS_IMMR                 CONFIG_SYS_CCSRBAR
78
79 /*
80  * Diagnostics
81  */
82 #define CONFIG_SYS_MEMTEST_START        0x10000000
83 #define CONFIG_SYS_MEMTEST_END          0x20000000
84 #define CONFIG_POST                     (CONFIG_SYS_POST_MEMORY |\
85                                          CONFIG_SYS_POST_I2C)
86 /* The XPedite5170 can host an XMC which has an EEPROM at address 0x50 */
87 #define I2C_ADDR_IGNORE_LIST            {0x50}
88
89 /*
90  * Memory map
91  * 0x0000_0000  0x7fff_ffff     DDR                     2G Cacheable
92  * 0x8000_0000  0xbfff_ffff     PCIe1 Mem               1G non-cacheable
93  * 0xc000_0000  0xcfff_ffff     PCIe2 Mem               256M non-cacheable
94  * 0xe000_0000  0xe7ff_ffff     SRAM/SSRAM/L1 Cache     128M non-cacheable
95  * 0xe800_0000  0xe87f_ffff     PCIe1 IO                8M non-cacheable
96  * 0xe880_0000  0xe8ff_ffff     PCIe2 IO                8M non-cacheable
97  * 0xef00_0000  0xef0f_ffff     CCSR/IMMR               1M non-cacheable
98  * 0xef80_0000  0xef8f_ffff     NAND Flash              1M non-cacheable
99  * 0xf000_0000  0xf7ff_ffff     NOR Flash 2             128M non-cacheable
100  * 0xf800_0000  0xffff_ffff     NOR Flash 1             128M non-cacheable
101  */
102
103 #define CONFIG_SYS_LBC_LCRR             (LCRR_CLKDIV_4 | LCRR_EADC_3)
104
105 /*
106  * NAND flash configuration
107  */
108 #define CONFIG_SYS_NAND_BASE            0xef800000
109 #define CONFIG_SYS_NAND_BASE2           0xef840000      /* Unused at this time */
110 #define CONFIG_SYS_NAND_BASE_LIST       {CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE2}
111 #define CONFIG_SYS_MAX_NAND_DEVICE      2
112 #define CONFIG_NAND_ACTL
113 #define CONFIG_SYS_NAND_ACTL_ALE        (1 << 14)       /* C_LA14 */
114 #define CONFIG_SYS_NAND_ACTL_CLE        (1 << 15)       /* C_LA15 */
115 #define CONFIG_SYS_NAND_ACTL_NCE        0               /* NCE not controlled by ADDR */
116 #define CONFIG_SYS_NAND_ACTL_DELAY      25
117 #define CONFIG_JFFS2_NAND
118
119 /*
120  * NOR flash configuration
121  */
122 #define CONFIG_SYS_FLASH_BASE           0xf8000000
123 #define CONFIG_SYS_FLASH_BASE2          0xf0000000
124 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
125 #define CONFIG_SYS_MAX_FLASH_BANKS      2               /* number of banks */
126 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
127 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Flash Erase Timeout (ms) */
128 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Flash Write Timeout (ms) */
129 #define CONFIG_FLASH_CFI_DRIVER
130 #define CONFIG_SYS_FLASH_CFI
131 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
132 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST       { {0xfff00000, 0xc0000}, \
133                                                   {0xf7f00000, 0xc0000} }
134 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
135 #define CONFIG_SYS_MONITOR_BASE_EARLY   0xfff00000      /* early monitor loc */
136
137 /*
138  * Chip select configuration
139  */
140 /* NOR Flash 0 on CS0 */
141 #define CONFIG_SYS_BR0_PRELIM   (CONFIG_SYS_FLASH_BASE  |\
142                                  BR_PS_16               |\
143                                  BR_V)
144 #define CONFIG_SYS_OR0_PRELIM   (OR_AM_128MB            |\
145                                  OR_GPCM_CSNT           |\
146                                  OR_GPCM_XACS           |\
147                                  OR_GPCM_ACS_DIV2       |\
148                                  OR_GPCM_SCY_8          |\
149                                  OR_GPCM_TRLX           |\
150                                  OR_GPCM_EHTR           |\
151                                  OR_GPCM_EAD)
152
153 /* NOR Flash 1 on CS1 */
154 #define CONFIG_SYS_BR1_PRELIM   (CONFIG_SYS_FLASH_BASE2 |\
155                                  BR_PS_16               |\
156                                  BR_V)
157 #define CONFIG_SYS_OR1_PRELIM   CONFIG_SYS_OR0_PRELIM
158
159 /* NAND flash on CS2 */
160 #define CONFIG_SYS_BR2_PRELIM   (CONFIG_SYS_NAND_BASE   |\
161                                  BR_PS_8                |\
162                                  BR_V)
163 #define CONFIG_SYS_OR2_PRELIM   (OR_AM_256KB            |\
164                                  OR_GPCM_BCTLD          |\
165                                  OR_GPCM_CSNT           |\
166                                  OR_GPCM_ACS_DIV4       |\
167                                  OR_GPCM_SCY_4          |\
168                                  OR_GPCM_TRLX           |\
169                                  OR_GPCM_EHTR)
170
171 /* Optional NAND flash on CS3 */
172 #define CONFIG_SYS_BR3_PRELIM   (CONFIG_SYS_NAND_BASE2  |\
173                                  BR_PS_8                |\
174                                  BR_V)
175 #define CONFIG_SYS_OR3_PRELIM   CONFIG_SYS_OR2_PRELIM
176
177 /*
178  * Use L1 as initial stack
179  */
180 #define CONFIG_SYS_INIT_RAM_LOCK        1
181 #define CONFIG_SYS_INIT_RAM_ADDR        0xe0000000
182 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
183
184 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
185 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
186
187 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)    /* Reserve 512 KB for Mon */
188 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)   /* Reserved for malloc */
189
190 /*
191  * Serial Port
192  */
193 #define CONFIG_SYS_NS16550_SERIAL
194 #define CONFIG_SYS_NS16550_REG_SIZE     1
195 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
196 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
197 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
198 #define CONFIG_SYS_BAUDRATE_TABLE       \
199         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
200 #define CONFIG_LOADS_ECHO               1       /* echo on for serial download */
201 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
202
203 /*
204  * I2C
205  */
206 #define CONFIG_SYS_I2C
207 #define CONFIG_SYS_I2C_FSL
208 #define CONFIG_SYS_FSL_I2C_SPEED        100000
209 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
210 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
211 #define CONFIG_SYS_FSL_I2C2_SPEED       100000
212 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
213 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
214
215 /* PEX8518 slave I2C interface */
216 #define CONFIG_SYS_I2C_PEX8518_ADDR     0x70
217
218 /* I2C DS1631 temperature sensor */
219 #define CONFIG_SYS_I2C_LM90_ADDR        0x4c
220
221 /* I2C EEPROM - AT24C128B */
222 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x54
223 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          2
224 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       6       /* 64 byte pages */
225 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   10      /* take up to 10 msec */
226
227 /* I2C RTC */
228 #define CONFIG_RTC_M41T11               1
229 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
230 #define CONFIG_SYS_M41T11_BASE_YEAR     2000
231
232 /* GPIO */
233 #define CONFIG_PCA953X
234 #define CONFIG_SYS_I2C_PCA953X_ADDR0    0x18
235 #define CONFIG_SYS_I2C_PCA953X_ADDR1    0x1c
236 #define CONFIG_SYS_I2C_PCA953X_ADDR2    0x1e
237 #define CONFIG_SYS_I2C_PCA953X_ADDR3    0x1f
238 #define CONFIG_SYS_I2C_PCA953X_ADDR     CONFIG_SYS_I2C_PCA953X_ADDR0
239 #define CONFIG_SYS_I2C_PCA9553_ADDR     0x62
240
241 /*
242  * PU = pulled high, PD = pulled low
243  * I = input, O = output, IO = input/output
244  */
245 /* PCA9557 @ 0x18*/
246 #define CONFIG_SYS_PCA953X_C0_SER0_EN           0x01 /* PU; UART0 enable (1: enabled) */
247 #define CONFIG_SYS_PCA953X_C0_SER0_MODE         0x02 /* PU; UART0 serial mode select */
248 #define CONFIG_SYS_PCA953X_C0_SER1_EN           0x04 /* PU; UART1 enable (1: enabled) */
249 #define CONFIG_SYS_PCA953X_C0_SER1_MODE         0x08 /* PU; UART1 serial mode select */
250 #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS     0x10 /* PU; Boot flash CS select */
251 #define CONFIG_SYS_PCA953X_NVM_WP               0x20 /* PU; Set to 0 to enable NVM writing */
252
253 /* PCA9557 @ 0x1c*/
254 #define CONFIG_SYS_PCA953X_XMC0_ROOT0           0x01 /* PU; Low if XMC is RC */
255 #define CONFIG_SYS_PCA953X_PLUG_GPIO0           0x02 /* Samtec connector GPIO */
256 #define CONFIG_SYS_PCA953X_XMC0_WAKE            0x04 /* PU; XMC wake */
257 #define CONFIG_SYS_PCA953X_XMC0_BIST            0x08 /* PU; XMC built in self test */
258 #define CONFIG_SYS_PCA953X_XMC_PRESENT          0x10 /* PU; Low if XMC module installed */
259 #define CONFIG_SYS_PCA953X_PMC_PRESENT          0x20 /* PU; Low if PMC module installed */
260 #define CONFIG_SYS_PCA953X_PMC0_MONARCH         0x40 /* PMC monarch mode enable */
261 #define CONFIG_SYS_PCA953X_PMC0_EREADY          0x80 /* PU; PMC PCI eready */
262
263 /* PCA9557 @ 0x1e*/
264 #define CONFIG_SYS_PCA953X_P0_GA0               0x01 /* PU; VPX Geographical address */
265 #define CONFIG_SYS_PCA953X_P0_GA1               0x02 /* PU; VPX Geographical address */
266 #define CONFIG_SYS_PCA953X_P0_GA2               0x04 /* PU; VPX Geographical address */
267 #define CONFIG_SYS_PCA953X_P0_GA3               0x08 /* PU; VPX Geographical address */
268 #define CONFIG_SYS_PCA953X_P0_GA4               0x10 /* PU; VPX Geographical address */
269 #define CONFIG_SYS_PCA953X_P0_GAP               0x20 /* PU; VPX Geographical address parity */
270 #define CONFIG_SYS_PCA953X_P1_SYSEN             0x80 /* PU; VPX P1 SYSCON */
271
272 /* PCA9557 @ 0x1f */
273 #define CONFIG_SYS_PCA953X_VPX_GPIO0            0x01 /* PU; VPX P15 GPIO */
274 #define CONFIG_SYS_PCA953X_VPX_GPIO1            0x02 /* PU; VPX P15 GPIO */
275 #define CONFIG_SYS_PCA953X_VPX_GPIO2            0x04 /* PU; VPX P15 GPIO */
276 #define CONFIG_SYS_PCA953X_VPX_GPIO3            0x08 /* PU; VPX P15 GPIO */
277
278 /*
279  * General PCI
280  * Memory space is mapped 1-1, but I/O space must start from 0.
281  */
282 /* PCIE1 - PEX8518 */
283 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
284 #define CONFIG_SYS_PCIE1_MEM_PHYS       CONFIG_SYS_PCIE1_MEM_BUS
285 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x40000000      /* 1G */
286 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
287 #define CONFIG_SYS_PCIE1_IO_PHYS        0xe8000000
288 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000      /* 8M */
289
290 /* PCIE2 - VPX P1 */
291 #define CONFIG_SYS_PCIE2_MEM_BUS        0xc0000000
292 #define CONFIG_SYS_PCIE2_MEM_PHYS       CONFIG_SYS_PCIE2_MEM_BUS
293 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x10000000      /* 256M */
294 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
295 #define CONFIG_SYS_PCIE2_IO_PHYS        0xe8800000
296 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00800000      /* 8M */
297
298 /*
299  * Networking options
300  */
301 #define CONFIG_TSEC_ENET                /* tsec ethernet support */
302 #define CONFIG_MII              1       /* MII PHY management */
303 #define CONFIG_ETHPRIME         "eTSEC1"
304
305 #define CONFIG_TSEC1            1
306 #define CONFIG_TSEC1_NAME       "eTSEC1"
307 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
308 #define TSEC1_PHY_ADDR          1
309 #define TSEC1_PHYIDX            0
310 #define CONFIG_HAS_ETH0
311
312 #define CONFIG_TSEC2            1
313 #define CONFIG_TSEC2_NAME       "eTSEC2"
314 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
315 #define TSEC2_PHY_ADDR          2
316 #define TSEC2_PHYIDX            0
317 #define CONFIG_HAS_ETH1
318
319 /*
320  * BAT mappings
321  */
322 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
323 #define CONFIG_SYS_CCSR_DEFAULT_DBATL   (CONFIG_SYS_CCSRBAR_DEFAULT     |\
324                                          BATL_PP_RW                     |\
325                                          BATL_CACHEINHIBIT              |\
326                                          BATL_GUARDEDSTORAGE)
327 #define CONFIG_SYS_CCSR_DEFAULT_DBATU   (CONFIG_SYS_CCSRBAR_DEFAULT     |\
328                                          BATU_BL_1M                     |\
329                                          BATU_VS                        |\
330                                          BATU_VP)
331 #define CONFIG_SYS_CCSR_DEFAULT_IBATL   (CONFIG_SYS_CCSRBAR_DEFAULT     |\
332                                          BATL_PP_RW                     |\
333                                          BATL_CACHEINHIBIT)
334 #define CONFIG_SYS_CCSR_DEFAULT_IBATU   CONFIG_SYS_CCSR_DEFAULT_DBATU
335 #endif
336
337 /*
338  * BAT0         2G      Cacheable, non-guarded
339  * 0x0000_0000  2G      DDR
340  */
341 #define CONFIG_SYS_DBAT0L       (BATL_PP_RW | BATL_MEMCOHERENCE)
342 #define CONFIG_SYS_DBAT0U       (BATU_BL_2G | BATU_VS | BATU_VP)
343 #define CONFIG_SYS_IBAT0L       (BATL_PP_RW | BATL_MEMCOHERENCE)
344 #define CONFIG_SYS_IBAT0U       CONFIG_SYS_DBAT0U
345
346 /*
347  * BAT1         1G      Cache-inhibited, guarded
348  * 0x8000_0000  1G      PCI-Express 1 Memory
349  */
350 #define CONFIG_SYS_DBAT1L       (CONFIG_SYS_PCIE1_MEM_PHYS      |\
351                                  BATL_PP_RW                     |\
352                                  BATL_CACHEINHIBIT              |\
353                                  BATL_GUARDEDSTORAGE)
354 #define CONFIG_SYS_DBAT1U       (CONFIG_SYS_PCIE1_MEM_PHYS      |\
355                                  BATU_BL_1G                     |\
356                                  BATU_VS                        |\
357                                  BATU_VP)
358 #define CONFIG_SYS_IBAT1L       (CONFIG_SYS_PCIE1_MEM_PHYS      |\
359                                  BATL_PP_RW                     |\
360                                  BATL_CACHEINHIBIT)
361 #define CONFIG_SYS_IBAT1U       CONFIG_SYS_DBAT1U
362
363 /*
364  * BAT2         512M    Cache-inhibited, guarded
365  * 0xc000_0000  512M    PCI-Express 2 Memory
366  */
367 #define CONFIG_SYS_DBAT2L       (CONFIG_SYS_PCIE2_MEM_PHYS      |\
368                                  BATL_PP_RW                     |\
369                                  BATL_CACHEINHIBIT              |\
370                                  BATL_GUARDEDSTORAGE)
371 #define CONFIG_SYS_DBAT2U       (CONFIG_SYS_PCIE2_MEM_PHYS      |\
372                                  BATU_BL_512M                   |\
373                                  BATU_VS                        |\
374                                  BATU_VP)
375 #define CONFIG_SYS_IBAT2L       (CONFIG_SYS_PCIE2_MEM_PHYS      |\
376                                  BATL_PP_RW                     |\
377                                  BATL_CACHEINHIBIT)
378 #define CONFIG_SYS_IBAT2U       CONFIG_SYS_DBAT2U
379
380 /*
381  * BAT3         1M      Cache-inhibited, guarded
382  * 0xe000_0000  1M      CCSR
383  */
384 #define CONFIG_SYS_DBAT3L       (CONFIG_SYS_CCSRBAR             |\
385                                  BATL_PP_RW                     |\
386                                  BATL_CACHEINHIBIT              |\
387                                  BATL_GUARDEDSTORAGE)
388 #define CONFIG_SYS_DBAT3U       (CONFIG_SYS_CCSRBAR             |\
389                                  BATU_BL_1M                     |\
390                                  BATU_VS                        |\
391                                  BATU_VP)
392 #define CONFIG_SYS_IBAT3L       (CONFIG_SYS_CCSRBAR             |\
393                                  BATL_PP_RW                     |\
394                                  BATL_CACHEINHIBIT)
395 #define CONFIG_SYS_IBAT3U       CONFIG_SYS_DBAT3U
396
397 /*
398  * BAT4         32M     Cache-inhibited, guarded
399  * 0xe200_0000  16M     PCI-Express 1 I/O
400  * 0xe300_0000  16M     PCI-Express 2 I/0
401  */
402 #define CONFIG_SYS_DBAT4L       (CONFIG_SYS_PCIE1_IO_PHYS       |\
403                                  BATL_PP_RW                     |\
404                                  BATL_CACHEINHIBIT              |\
405                                  BATL_GUARDEDSTORAGE)
406 #define CONFIG_SYS_DBAT4U       (CONFIG_SYS_PCIE1_IO_PHYS       |\
407                                  BATU_BL_32M                    |\
408                                  BATU_VS                        |\
409                                  BATU_VP)
410 #define CONFIG_SYS_IBAT4L       (CONFIG_SYS_PCIE1_IO_PHYS       |\
411                                  BATL_PP_RW                     |\
412                                  BATL_CACHEINHIBIT)
413 #define CONFIG_SYS_IBAT4U       CONFIG_SYS_DBAT4U
414
415 /*
416  * BAT5         128K    Cacheable, non-guarded
417  * 0xe400_1000  128K    Init RAM for stack in the CPU DCache (no backing memory)
418  */
419 #define CONFIG_SYS_DBAT5L       (CONFIG_SYS_INIT_RAM_ADDR       |\
420                                  BATL_PP_RW                     |\
421                                  BATL_MEMCOHERENCE)
422 #define CONFIG_SYS_DBAT5U       (CONFIG_SYS_INIT_RAM_ADDR       |\
423                                  BATU_BL_128K                   |\
424                                  BATU_VS                        |\
425                                  BATU_VP)
426 #define CONFIG_SYS_IBAT5L       CONFIG_SYS_DBAT5L
427 #define CONFIG_SYS_IBAT5U       CONFIG_SYS_DBAT5U
428
429 /*
430  * BAT6         256M    Cache-inhibited, guarded
431  * 0xf000_0000  256M    FLASH
432  */
433 #define CONFIG_SYS_DBAT6L       (CONFIG_SYS_FLASH_BASE2         |\
434                                  BATL_PP_RW                     |\
435                                  BATL_CACHEINHIBIT              |\
436                                  BATL_GUARDEDSTORAGE)
437 #define CONFIG_SYS_DBAT6U       (CONFIG_SYS_FLASH_BASE          |\
438                                  BATU_BL_256M                   |\
439                                  BATU_VS                        |\
440                                  BATU_VP)
441 #define CONFIG_SYS_IBAT6L       (CONFIG_SYS_FLASH_BASE          |\
442                                  BATL_PP_RW                     |\
443                                  BATL_MEMCOHERENCE)
444 #define CONFIG_SYS_IBAT6U       CONFIG_SYS_DBAT6U
445
446 /* Map the last 1M of flash where we're running from reset */
447 #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY  |\
448                                  BATL_PP_RW                     |\
449                                  BATL_CACHEINHIBIT              |\
450                                  BATL_GUARDEDSTORAGE)
451 #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE                   |\
452                                  BATU_BL_1M                     |\
453                                  BATU_VS                        |\
454                                  BATU_VP)
455 #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY  |\
456                                  BATL_PP_RW                     |\
457                                  BATL_MEMCOHERENCE)
458 #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
459
460 /*
461  * BAT7         64M     Cache-inhibited, guarded
462  * 0xe800_0000  64K     NAND FLASH
463  * 0xe804_0000  128K    DUART Registers
464  */
465 #define CONFIG_SYS_DBAT7L       (CONFIG_SYS_NAND_BASE           |\
466                                  BATL_PP_RW                     |\
467                                  BATL_CACHEINHIBIT              |\
468                                  BATL_GUARDEDSTORAGE)
469 #define CONFIG_SYS_DBAT7U       (CONFIG_SYS_NAND_BASE           |\
470                                  BATU_BL_512K                   |\
471                                  BATU_VS                        |\
472                                  BATU_VP)
473 #define CONFIG_SYS_IBAT7L       (CONFIG_SYS_NAND_BASE           |\
474                                  BATL_PP_RW                     |\
475                                  BATL_CACHEINHIBIT)
476 #define CONFIG_SYS_IBAT7U       CONFIG_SYS_DBAT7U
477
478 /*
479  * Miscellaneous configurable options
480  */
481 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
482 #define CONFIG_LOADADDR         0x1000000       /* default location for tftp and bootm */
483 #define CONFIG_PREBOOT                          /* enable preboot variable */
484 #define CONFIG_INTEGRITY                        /* support booting INTEGRITY OS */
485
486 /*
487  * For booting Linux, the board info and command line data
488  * have to be in the first 16 MB of memory, since this is
489  * the maximum mapped by the Linux kernel during initialization.
490  */
491 #define CONFIG_SYS_BOOTMAPSZ    (16 << 20)      /* Initial Memory map for Linux*/
492 #define CONFIG_SYS_BOOTM_LEN    (16 << 20)      /* Increase max gunzip size */
493
494 /*
495  * Environment Configuration
496  */
497 #define CONFIG_ENV_SECT_SIZE    0x20000         /* 128k (one sector) for env */
498 #define CONFIG_ENV_SIZE         0x8000
499 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
500
501 /*
502  * Flash memory map:
503  * fffc0000 - ffffffff  Pri FDT (256KB)
504  * fff80000 - fffbffff  Pri U-Boot Environment (256 KB)
505  * fff00000 - fff7ffff  Pri U-Boot (512 KB)
506  * fef00000 - ffefffff  Pri OS image (16MB)
507  * f8000000 - feefffff  Pri OS Use/Filesystem (111MB)
508  *
509  * f7fc0000 - f7ffffff  Sec FDT (256KB)
510  * f7f80000 - f7fbffff  Sec U-Boot Environment (256 KB)
511  * f7f00000 - f7f7ffff  Sec U-Boot (512 KB)
512  * f6f00000 - f7efffff  Sec OS image (16MB)
513  * f0000000 - f6efffff  Sec OS Use/Filesystem (111MB)
514  */
515 #define CONFIG_UBOOT1_ENV_ADDR  __stringify(0xfff00000)
516 #define CONFIG_UBOOT2_ENV_ADDR  __stringify(0xf7f00000)
517 #define CONFIG_FDT1_ENV_ADDR    __stringify(0xfffc0000)
518 #define CONFIG_FDT2_ENV_ADDR    __stringify(0xf7fc0000)
519 #define CONFIG_OS1_ENV_ADDR     __stringify(0xfef00000)
520 #define CONFIG_OS2_ENV_ADDR     __stringify(0xf6f00000)
521
522 #define CONFIG_PROG_UBOOT1                                              \
523         "$download_cmd $loadaddr $ubootfile; "                          \
524         "if test $? -eq 0; then "                                       \
525                 "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; "         \
526                 "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; "               \
527                 "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; "       \
528                 "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; "          \
529                 "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; "      \
530                 "if test $? -ne 0; then "                               \
531                         "echo PROGRAM FAILED; "                         \
532                 "else; "                                                \
533                         "echo PROGRAM SUCCEEDED; "                      \
534                 "fi; "                                                  \
535         "else; "                                                        \
536                 "echo DOWNLOAD FAILED; "                                \
537         "fi;"
538
539 #define CONFIG_PROG_UBOOT2                                              \
540         "$download_cmd $loadaddr $ubootfile; "                          \
541         "if test $? -eq 0; then "                                       \
542                 "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; "         \
543                 "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; "               \
544                 "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; "       \
545                 "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; "          \
546                 "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; "      \
547                 "if test $? -ne 0; then "                               \
548                         "echo PROGRAM FAILED; "                         \
549                 "else; "                                                \
550                         "echo PROGRAM SUCCEEDED; "                      \
551                 "fi; "                                                  \
552         "else; "                                                        \
553                 "echo DOWNLOAD FAILED; "                                \
554         "fi;"
555
556 #define CONFIG_BOOT_OS_NET                                              \
557         "$download_cmd $osaddr $osfile; "                               \
558         "if test $? -eq 0; then "                                       \
559                 "if test -n $fdtaddr; then "                            \
560                         "$download_cmd $fdtaddr $fdtfile; "             \
561                         "if test $? -eq 0; then "                       \
562                                 "bootm $osaddr - $fdtaddr; "            \
563                         "else; "                                        \
564                                 "echo FDT DOWNLOAD FAILED; "            \
565                         "fi; "                                          \
566                 "else; "                                                \
567                         "bootm $osaddr; "                               \
568                 "fi; "                                                  \
569         "else; "                                                        \
570                 "echo OS DOWNLOAD FAILED; "                             \
571         "fi;"
572
573 #define CONFIG_PROG_OS1                                                 \
574         "$download_cmd $osaddr $osfile; "                               \
575         "if test $? -eq 0; then "                                       \
576                 "erase "CONFIG_OS1_ENV_ADDR" +$filesize; "              \
577                 "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "        \
578                 "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "       \
579                 "if test $? -ne 0; then "                               \
580                         "echo OS PROGRAM FAILED; "                      \
581                 "else; "                                                \
582                         "echo OS PROGRAM SUCCEEDED; "                   \
583                 "fi; "                                                  \
584         "else; "                                                        \
585                 "echo OS DOWNLOAD FAILED; "                             \
586         "fi;"
587
588 #define CONFIG_PROG_OS2                                                 \
589         "$download_cmd $osaddr $osfile; "                               \
590         "if test $? -eq 0; then "                                       \
591                 "erase "CONFIG_OS2_ENV_ADDR" +$filesize; "              \
592                 "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "        \
593                 "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "       \
594                 "if test $? -ne 0; then "                               \
595                         "echo OS PROGRAM FAILED; "                      \
596                 "else; "                                                \
597                         "echo OS PROGRAM SUCCEEDED; "                   \
598                 "fi; "                                                  \
599         "else; "                                                        \
600                 "echo OS DOWNLOAD FAILED; "                             \
601         "fi;"
602
603 #define CONFIG_PROG_FDT1                                                \
604         "$download_cmd $fdtaddr $fdtfile; "                             \
605         "if test $? -eq 0; then "                                       \
606                 "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;"              \
607                 "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "      \
608                 "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "     \
609                 "if test $? -ne 0; then "                               \
610                         "echo FDT PROGRAM FAILED; "                     \
611                 "else; "                                                \
612                         "echo FDT PROGRAM SUCCEEDED; "                  \
613                 "fi; "                                                  \
614         "else; "                                                        \
615                 "echo FDT DOWNLOAD FAILED; "                            \
616         "fi;"
617
618 #define CONFIG_PROG_FDT2                                                \
619         "$download_cmd $fdtaddr $fdtfile; "                             \
620         "if test $? -eq 0; then "                                       \
621                 "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;"              \
622                 "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "      \
623                 "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "     \
624                 "if test $? -ne 0; then "                               \
625                         "echo FDT PROGRAM FAILED; "                     \
626                 "else; "                                                \
627                         "echo FDT PROGRAM SUCCEEDED; "                  \
628                 "fi; "                                                  \
629         "else; "                                                        \
630                 "echo FDT DOWNLOAD FAILED; "                            \
631         "fi;"
632
633 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
634         "autoload=yes\0"                                                \
635         "download_cmd=tftp\0"                                           \
636         "console_args=console=ttyS0,115200\0"                           \
637         "root_args=root=/dev/nfs rw\0"                                  \
638         "misc_args=ip=on\0"                                             \
639         "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
640         "bootfile=/home/user/file\0"                                    \
641         "osfile=/home/user/board.uImage\0"                              \
642         "fdtfile=/home/user/board.dtb\0"                                \
643         "ubootfile=/home/user/u-boot.bin\0"                             \
644         "fdtaddr=0x1e00000\0"                                           \
645         "osaddr=0x1000000\0"                                            \
646         "loadaddr=0x1000000\0"                                          \
647         "prog_uboot1="CONFIG_PROG_UBOOT1"\0"                            \
648         "prog_uboot2="CONFIG_PROG_UBOOT2"\0"                            \
649         "prog_os1="CONFIG_PROG_OS1"\0"                                  \
650         "prog_os2="CONFIG_PROG_OS2"\0"                                  \
651         "prog_fdt1="CONFIG_PROG_FDT1"\0"                                \
652         "prog_fdt2="CONFIG_PROG_FDT2"\0"                                \
653         "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0"          \
654         "bootcmd_flash1=run set_bootargs; "                             \
655                 "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
656         "bootcmd_flash2=run set_bootargs; "                             \
657                 "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
658         "bootcmd=run bootcmd_flash1\0"
659 #endif  /* __CONFIG_H */