3 * Vipin Kumar, STMicroelectronics, <vipin.kumar@st.com>
5 * Copyright (C) 2012, 2015 Stefan Roese <sr@denx.de>
7 * SPDX-License-Identifier: GPL-2.0+
14 * High Level Configuration Options
17 #define CONFIG_SPEAR600 /* SPEAr600 SoC */
18 #define CONFIG_X600 /* on X600 board */
19 #define CONFIG_SYS_THUMB_BUILD
21 #include <asm/arch/hardware.h>
23 /* Timer, HZ specific defines */
24 #define CONFIG_SYS_HZ_CLOCK 8300000
26 #define CONFIG_SYS_TEXT_BASE 0x00800040
27 #define CONFIG_SYS_FLASH_BASE 0xf8000000
28 /* Reserve 8KiB for SPL */
29 #define CONFIG_SPL_PAD_TO 8192 /* decimal for 'dd' */
30 #define CONFIG_SYS_SPL_LEN CONFIG_SPL_PAD_TO
31 #define CONFIG_SYS_UBOOT_BASE (CONFIG_SYS_FLASH_BASE + \
33 #define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
34 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
35 #define CONFIG_SYS_MONITOR_LEN 0x60000
37 #define CONFIG_ENV_IS_IN_FLASH
39 /* Serial Configuration (PL011) */
40 #define CONFIG_SYS_SERIAL0 0xD0000000
41 #define CONFIG_SYS_SERIAL1 0xD0080000
42 #define CONFIG_PL01x_PORTS { (void *)CONFIG_SYS_SERIAL0, \
43 (void *)CONFIG_SYS_SERIAL1 }
44 #define CONFIG_PL011_SERIAL
45 #define CONFIG_PL011_CLOCK (48 * 1000 * 1000)
46 #define CONFIG_CONS_INDEX 0
47 #define CONFIG_BAUDRATE 115200
48 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, \
50 #define CONFIG_SYS_LOADS_BAUD_CHANGE
52 /* NOR FLASH config options */
54 #define CONFIG_SYS_MAX_FLASH_BANKS 1
55 #define CONFIG_SYS_FLASH_BANK_SIZE 0x01000000
56 #define CONFIG_SYS_FLASH_ADDR_BASE { CONFIG_SYS_FLASH_BASE }
57 #define CONFIG_SYS_MAX_FLASH_SECT 128
58 #define CONFIG_SYS_FLASH_EMPTY_INFO
59 #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * CONFIG_SYS_HZ)
60 #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * CONFIG_SYS_HZ)
62 /* NAND FLASH config options */
63 #define CONFIG_NAND_FSMC
64 #define CONFIG_SYS_NAND_SELF_INIT
65 #define CONFIG_SYS_MAX_NAND_DEVICE 1
66 #define CONFIG_SYS_NAND_BASE CONFIG_FSMC_NAND_BASE
67 #define CONFIG_MTD_ECC_SOFT
68 #define CONFIG_SYS_FSMC_NAND_8BIT
69 #define CONFIG_SYS_NAND_ONFI_DETECTION
70 #define CONFIG_NAND_ECC_BCH
73 /* UBI/UBI config options */
74 #define CONFIG_MTD_DEVICE
75 #define CONFIG_MTD_PARTITIONS
78 /* Ethernet config options */
81 #define CONFIG_PHY_RESET_DELAY 10000 /* in usec */
82 #define CONFIG_PHY_ADDR 0 /* PHY address */
83 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
85 #define CONFIG_SPEAR_GPIO
87 /* I2C config options */
88 #define CONFIG_SYS_I2C
89 #define CONFIG_SYS_I2C_DW
90 #define CONFIG_SYS_I2C_BASE 0xD0200000
91 #define CONFIG_SYS_I2C_SPEED 400000
92 #define CONFIG_SYS_I2C_SLAVE 0x02
93 #define CONFIG_I2C_CHIPADDRESS 0x50
95 #define CONFIG_RTC_M41T62 1
96 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
98 /* FPGA config options */
100 #define CONFIG_FPGA_XILINX
101 #define CONFIG_FPGA_SPARTAN3
102 #define CONFIG_FPGA_COUNT 1
104 /* USB EHCI options */
105 #define CONFIG_USB_EHCI
106 #define CONFIG_USB_EHCI_SPEAR
107 #define CONFIG_USB_STORAGE
108 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
111 * Command support defines
113 #define CONFIG_CMD_CACHE
114 #define CONFIG_CMD_DATE
115 #define CONFIG_CMD_DHCP
116 #define CONFIG_CMD_ENV
117 #define CONFIG_CMD_FAT
118 #define CONFIG_CMD_FPGA_LOADMK
119 #define CONFIG_CMD_FS_GENERIC
120 #define CONFIG_CMD_GPIO
121 #define CONFIG_CMD_I2C
122 #define CONFIG_CMD_MII
123 #define CONFIG_CMD_MTDPARTS
124 #define CONFIG_CMD_NAND
125 #define CONFIG_CMD_PING
126 #define CONFIG_CMD_SAVES
127 #define CONFIG_CMD_UBI
128 #define CONFIG_CMD_UBIFS
129 #define CONFIG_CMD_USB
132 /* Filesystem support (for USB key) */
133 #define CONFIG_SUPPORT_VFAT
134 #define CONFIG_DOS_PARTITION
136 #define CONFIG_BOOTDELAY 3
138 #define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
139 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
142 * U-Boot Environment placing definitions.
144 #define CONFIG_ENV_SECT_SIZE 0x00010000
145 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
146 CONFIG_SYS_MONITOR_LEN)
147 #define CONFIG_ENV_SIZE 0x02000
148 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \
149 CONFIG_ENV_SECT_SIZE)
150 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
152 /* Miscellaneous configurable options */
153 #define CONFIG_ARCH_CPU_INIT
154 #define CONFIG_DISPLAY_CPUINFO
155 #define CONFIG_BOOT_PARAMS_ADDR 0x00000100
156 #define CONFIG_CMDLINE_TAG
157 #define CONFIG_OF_LIBFDT /* enable passing of devicetree */
158 #define CONFIG_SETUP_MEMORY_TAGS
159 #define CONFIG_MISC_INIT_R
160 #define CONFIG_BOARD_LATE_INIT
161 #define CONFIG_LOOPW /* enable loopw command */
162 #define CONFIG_MX_CYCLIC /* enable mdc/mwc commands */
163 #define CONFIG_ZERO_BOOTDELAY_CHECK
165 #define CONFIG_SYS_MEMTEST_START 0x00800000
166 #define CONFIG_SYS_MEMTEST_END 0x04000000
167 #define CONFIG_SYS_MALLOC_LEN (8 << 20)
168 #define CONFIG_IDENT_STRING "-SPEAr"
169 #define CONFIG_SYS_LONGHELP
170 #define CONFIG_CMDLINE_EDITING
171 #define CONFIG_AUTO_COMPLETE
172 #define CONFIG_SYS_CBSIZE 256
173 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
174 sizeof(CONFIG_SYS_PROMPT) + 16)
175 #define CONFIG_SYS_MAXARGS 16
176 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
177 #define CONFIG_SYS_LOAD_ADDR 0x00800000
178 #define CONFIG_SYS_CONSOLE_INFO_QUIET
180 /* Use last 2 lwords in internal SRAM for bootcounter */
181 #define CONFIG_BOOTCOUNT_LIMIT
182 #define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SRAM_BASE + \
185 #define CONFIG_HOSTNAME x600
186 #define CONFIG_UBI_PART ubi0
187 #define CONFIG_UBIFS_VOLUME rootfs
189 #define MTDIDS_DEFAULT "nand0=nand"
190 #define MTDPARTS_DEFAULT "mtdparts=nand:64M(ubi0),64M(ubi1)"
192 #define CONFIG_EXTRA_ENV_SETTINGS \
193 "u-boot_addr=1000000\0" \
194 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.spr\0" \
195 "load=tftp ${u-boot_addr} ${u-boot}\0" \
196 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
198 "erase " __stringify(CONFIG_SYS_MONITOR_BASE) " +${filesize};" \
199 "cp.b ${u-boot_addr} " __stringify(CONFIG_SYS_MONITOR_BASE) \
201 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
203 "upd=run load update\0" \
204 "ubifs=" __stringify(CONFIG_HOSTNAME) "/ubifs.img\0" \
205 "part=" __stringify(CONFIG_UBI_PART) "\0" \
206 "vol=" __stringify(CONFIG_UBIFS_VOLUME) "\0" \
207 "load_ubifs=tftp ${kernel_addr} ${ubifs}\0" \
208 "update_ubifs=ubi part ${part};ubi write ${kernel_addr} ${vol}" \
210 "upd_ubifs=run load_ubifs update_ubifs\0" \
211 "init_ubifs=nand erase.part ubi0;ubi part ${part};" \
212 "ubi create ${vol} 4000000\0" \
214 "rootpath=/opt/eldk-4.2/arm\0" \
215 "nfsargs=setenv bootargs root=/dev/nfs rw " \
216 "nfsroot=${serverip}:${rootpath}\0" \
217 "ramargs=setenv bootargs root=/dev/ram rw\0" \
219 "altbootcmd=if test $boot_part -eq 0;then " \
220 "echo Switching to partition 1!;" \
221 "setenv boot_part 1;" \
223 "echo Switching to partition 0!;" \
224 "setenv boot_part 0;" \
227 "ubifsargs=set bootargs ubi.mtd=ubi${boot_part} " \
228 "root=ubi0:rootfs rootfstype=ubifs\0" \
229 "kernel=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
230 "kernel_fs=/boot/uImage \0" \
231 "kernel_addr=1000000\0" \
232 "dtb=" __stringify(CONFIG_HOSTNAME) "/" \
233 __stringify(CONFIG_HOSTNAME) ".dtb\0" \
234 "dtb_fs=/boot/" __stringify(CONFIG_HOSTNAME) ".dtb\0" \
235 "dtb_addr=1800000\0" \
236 "load_kernel=tftp ${kernel_addr} ${kernel}\0" \
237 "load_dtb=tftp ${dtb_addr} ${dtb}\0" \
238 "addip=setenv bootargs ${bootargs} " \
239 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
240 ":${hostname}:${netdev}:off panic=1\0" \
241 "addcon=setenv bootargs ${bootargs} console=ttyAMA0," \
243 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
244 "net_nfs=run load_dtb load_kernel; " \
245 "run nfsargs addip addcon addmtd addmisc;" \
246 "bootm ${kernel_addr} - ${dtb_addr}\0" \
247 "mtdids=" MTDIDS_DEFAULT "\0" \
248 "mtdparts=" MTDPARTS_DEFAULT "\0" \
249 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip" \
250 " addcon addmisc addmtd;" \
251 "bootm ${kernel_addr} - ${dtb_addr}\0" \
252 "ubifs_mount=ubi part ubi${boot_part};ubifsmount ubi:rootfs\0" \
253 "ubifs_load=ubifsload ${kernel_addr} ${kernel_fs};" \
254 "ubifsload ${dtb_addr} ${dtb_fs};\0" \
255 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip addcon " \
256 "addmtd addmisc;bootm ${kernel_addr} - ${dtb_addr}\0" \
257 "bootcmd=run nand_ubifs\0" \
260 /* Physical Memory Map */
261 #define CONFIG_NR_DRAM_BANKS 1
262 #define PHYS_SDRAM_1 0x00000000
263 #define PHYS_SDRAM_1_MAXSIZE 0x40000000
265 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
266 #define CONFIG_SRAM_BASE 0xd2800000
267 /* Preserve the last 2 lwords for the boot-counter */
268 #define CONFIG_SRAM_SIZE ((8 << 10) - 0x8)
269 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SRAM_BASE
270 #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SRAM_SIZE
272 #define CONFIG_SYS_INIT_SP_OFFSET \
273 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
275 #define CONFIG_SYS_INIT_SP_ADDR \
276 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
279 * SPL related defines
281 #define CONFIG_SPL_TEXT_BASE 0xd2800b00
282 #define CONFIG_SPL_MAX_SIZE (CONFIG_SRAM_SIZE - 0xb00)
283 #define CONFIG_SPL_START_S_PATH "arch/arm/cpu/arm926ejs/spear"
284 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/arm926ejs/spear/u-boot-spl.lds"
286 #define CONFIG_SPL_FRAMEWORK
287 #define CONFIG_SPL_NOR_SUPPORT
288 #define CONFIG_SPL_SERIAL_SUPPORT
289 #define CONFIG_SPL_LIBCOMMON_SUPPORT /* image.c */
290 #define CONFIG_SPL_LIBGENERIC_SUPPORT /* string.c */
293 * Please select/define only one of the following
294 * Each definition corresponds to a supported DDR chip.
295 * DDR configuration is based on the following selection
297 #define CONFIG_DDR_MT47H64M16 1
298 #define CONFIG_DDR_MT47H32M16 0
299 #define CONFIG_DDR_MT47H128M8 0
302 * Synchronous/Asynchronous operation of DDR
304 * Select CONFIG_DDR_2HCLK for DDR clk = 333MHz, synchronous operation
305 * Select CONFIG_DDR_HCLK for DDR clk = 166MHz, synchronous operation
306 * Select CONFIG_DDR_PLL2 for DDR clk = PLL2, asynchronous operation
308 #define CONFIG_DDR_2HCLK 1
309 #define CONFIG_DDR_HCLK 0
310 #define CONFIG_DDR_PLL2 0
313 * xxx_BOOT_SUPPORTED macro defines whether a booting type is supported
314 * or not. Modify/Add to only these macros to define new boot types
316 #define USB_BOOT_SUPPORTED 0
317 #define PCIE_BOOT_SUPPORTED 0
318 #define SNOR_BOOT_SUPPORTED 1
319 #define NAND_BOOT_SUPPORTED 1
320 #define PNOR_BOOT_SUPPORTED 0
321 #define TFTP_BOOT_SUPPORTED 0
322 #define UART_BOOT_SUPPORTED 0
323 #define SPI_BOOT_SUPPORTED 0
324 #define I2C_BOOT_SUPPORTED 0
325 #define MMC_BOOT_SUPPORTED 0
327 #endif /* __CONFIG_H */