1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * WORK Microwave work_92105 board configuration file
5 * (C) Copyright 2014 DENX Software Engineering GmbH
6 * Written-by: Albert ARIBAUD <albert.aribaud@3adev.fr>
9 #ifndef __CONFIG_WORK_92105_H__
10 #define __CONFIG_WORK_92105_H__
12 /* SoC and board defines */
13 #include <linux/sizes.h>
14 #include <asm/arch/cpu.h>
17 * Define work_92105 machine type by hand -- done only for compatibility
18 * with original board code
20 #define CONFIG_MACH_TYPE 736
22 #if !defined(CONFIG_SPL_BUILD)
23 #define CONFIG_SKIP_LOWLEVEL_INIT
27 * Memory configurations
29 #define CONFIG_SYS_MALLOC_LEN SZ_1M
30 #define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
31 #define CONFIG_SYS_SDRAM_SIZE SZ_128M
33 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_32K)
35 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_512K \
36 - GENERATED_GBL_DATA_SIZE)
42 #define CONFIG_LPC32XX_ETH
43 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
44 /* FIXME: remove "Waiting for PHY auto negotiation to complete..." message */
50 #define CONFIG_SYS_I2C_LEGACY
51 #define CONFIG_SYS_I2C_SPEED 350000
57 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x56
58 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
64 #define CONFIG_RTC_DS1374
67 * U-Boot General Configurations
69 #define CONFIG_SYS_CBSIZE 1024
70 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
73 * NAND chip timings for FIXME: which one?
76 #define CONFIG_LPC32XX_NAND_MLC_TCEA_DELAY 333333333
77 #define CONFIG_LPC32XX_NAND_MLC_BUSY_DELAY 10000000
78 #define CONFIG_LPC32XX_NAND_MLC_NAND_TA 18181818
79 #define CONFIG_LPC32XX_NAND_MLC_RD_HIGH 31250000
80 #define CONFIG_LPC32XX_NAND_MLC_RD_LOW 45454545
81 #define CONFIG_LPC32XX_NAND_MLC_WR_HIGH 40000000
82 #define CONFIG_LPC32XX_NAND_MLC_WR_LOW 83333333
88 /* driver configuration */
89 #define CONFIG_SYS_NAND_SELF_INIT
90 #define CONFIG_SYS_MAX_NAND_DEVICE 1
91 #define CONFIG_SYS_MAX_NAND_CHIPS 1
92 #define CONFIG_SYS_NAND_BASE MLC_NAND_BASE
93 #define CONFIG_NAND_LPC32XX_MLC
99 #define CONFIG_LPC32XX_GPIO
108 #define CONFIG_CMDLINE_TAG
109 #define CONFIG_SETUP_MEMORY_TAGS
110 #define CONFIG_INITRD_TAG
112 #define CONFIG_BOOTFILE "uImage"
113 #define CONFIG_LOADADDR 0x80008000
119 /* SPL will be executed at offset 0 */
120 /* SPL will use SRAM as stack */
121 #define CONFIG_SPL_STACK 0x0000FFF8
122 /* Use the framework and generic lib */
123 /* SPL will use serial */
124 /* SPL will load U-Boot from NAND offset 0x40000 */
125 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x00040000
126 #define CONFIG_SPL_PAD_TO 0x20000
127 /* U-Boot will be 0x40000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
128 #define CONFIG_SYS_MONITOR_LEN 0x40000 /* actually, MAX size */
129 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
130 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
133 * Include SoC specific configuration
135 #include <asm/arch/config.h>
137 #endif /* __CONFIG_WORK_92105_H__*/