1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * WORK Microwave work_92105 board configuration file
5 * (C) Copyright 2014 DENX Software Engineering GmbH
6 * Written-by: Albert ARIBAUD <albert.aribaud@3adev.fr>
9 #ifndef __CONFIG_WORK_92105_H__
10 #define __CONFIG_WORK_92105_H__
12 /* SoC and board defines */
13 #include <linux/sizes.h>
14 #include <asm/arch/cpu.h>
17 * Memory configurations
19 #define CFG_SYS_SDRAM_BASE EMC_DYCS0_BASE
20 #define CFG_SYS_SDRAM_SIZE SZ_128M
22 #define CONFIG_RTC_DS1374
25 * U-Boot General Configurations
29 * NAND chip timings for FIXME: which one?
32 #define CONFIG_LPC32XX_NAND_MLC_TCEA_DELAY 333333333
33 #define CONFIG_LPC32XX_NAND_MLC_BUSY_DELAY 10000000
34 #define CONFIG_LPC32XX_NAND_MLC_NAND_TA 18181818
35 #define CONFIG_LPC32XX_NAND_MLC_RD_HIGH 31250000
36 #define CONFIG_LPC32XX_NAND_MLC_RD_LOW 45454545
37 #define CONFIG_LPC32XX_NAND_MLC_WR_HIGH 40000000
38 #define CONFIG_LPC32XX_NAND_MLC_WR_LOW 83333333
44 /* driver configuration */
45 #define CFG_SYS_MAX_NAND_CHIPS 1
46 #define CFG_SYS_NAND_BASE MLC_NAND_BASE
60 /* SPL will be executed at offset 0 */
61 /* SPL will use SRAM as stack */
62 /* Use the framework and generic lib */
63 /* SPL will use serial */
64 /* SPL will load U-Boot from NAND offset 0x40000 */
65 /* U-Boot will be 0x40000 bytes, loaded and run at CONFIG_TEXT_BASE */
66 #define CFG_SYS_NAND_U_BOOT_START CONFIG_TEXT_BASE
67 #define CFG_SYS_NAND_U_BOOT_DST CONFIG_TEXT_BASE
70 * Include SoC specific configuration
72 #include <asm/arch/config.h>
74 #endif /* __CONFIG_WORK_92105_H__*/