1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * esd vme8349 U-Boot configuration file
4 * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
6 * (C) Copyright 2006-2010
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 * reinhard.arlt@esd-electronics.de
10 * Based on the MPC8349EMDS config.
14 * vme8349 board configuration file.
21 * High Level Configuration Options
23 #define CONFIG_E300 1 /* E300 Family */
25 /* Don't enable PCI2 on vme834x - it doesn't exist physically. */
26 #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
28 #define CONFIG_PCI_66M
31 #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
33 #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
36 #define CONFIG_SYS_IMMR 0xE0000000
38 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
39 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
40 #define CONFIG_SYS_MEMTEST_END 0x00100000
45 #define CONFIG_DDR_ECC /* only for ECC DDR module */
46 #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
47 #define CONFIG_SPD_EEPROM
48 #define SPD_EEPROM_ADDRESS 0x54
49 #define CONFIG_SYS_READ_SPD vme8349_read_spd
50 #define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */
53 * 32-bit data path mode.
55 * Please note that using this mode for devices with the real density of 64-bit
56 * effectively reduces the amount of available memory due to the effect of
57 * wrapping around while translating address to row/columns, for example in the
58 * 256MB module the upper 128MB get aliased with contents of the lower
59 * 128MB); normally this define should be used for devices with real 32-bit
62 #undef CONFIG_DDR_32BIT
64 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
65 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
66 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
67 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
68 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
69 #define CONFIG_DDR_2T_TIMING
70 #define CONFIG_SYS_DDRCDR (DDRCDR_DHC_EN \
76 * FLASH on the Local Bus
78 #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
79 #define CONFIG_SYS_FLASH_SIZE 128 /* flash size in MB */
80 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
81 BR_PS_16 | /* 16bit */ \
82 BR_MS_GPCM | /* MSEL = GPCM */ \
85 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
95 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
96 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_128MB)
98 #define CONFIG_SYS_WINDOW1_BASE 0xf0000000
99 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_WINDOW1_BASE \
104 #define CONFIG_SYS_OR1_PRELIM (OR_AM_256KB \
107 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_WINDOW1_BASE
108 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_256KB)
110 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
111 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/
113 #undef CONFIG_SYS_FLASH_CHECKSUM
114 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */
115 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */
117 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
119 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
120 #define CONFIG_SYS_RAMBOOT
122 #undef CONFIG_SYS_RAMBOOT
125 #define CONFIG_SYS_INIT_RAM_LOCK 1
126 #define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */
127 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* size */
129 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
130 GENERATED_GBL_DATA_SIZE)
131 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
133 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */
134 #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Malloc size */
137 * Local Bus LCRR and LBCR regs
138 * LCRR: no DLL bypass, Clock divider is 4
139 * External Local Bus rate is
140 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
142 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
143 #define CONFIG_SYS_LBC_LBCR 0x00000000
145 #undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
150 #define CONFIG_SYS_NS16550_SERIAL
151 #define CONFIG_SYS_NS16550_REG_SIZE 1
152 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
154 #define CONFIG_SYS_BAUDRATE_TABLE \
155 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
157 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
158 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
161 #define CONFIG_SYS_I2C
162 #define CONFIG_SYS_I2C_FSL
163 #define CONFIG_SYS_FSL_I2C_SPEED 400000
164 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
165 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
166 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
167 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
168 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
169 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
170 /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
172 #define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */
175 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
176 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
177 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
178 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
182 * Addresses are mapped 1-1.
184 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
185 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
186 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
187 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
188 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
189 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
190 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
191 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
192 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
194 #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
195 #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
196 #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
197 #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
198 #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
199 #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
200 #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
201 #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
202 #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
204 #if defined(CONFIG_PCI)
206 #undef CONFIG_EEPRO100
209 #if !defined(CONFIG_PCI_PNP)
210 #define PCI_ENET0_IOADDR 0xFIXME
211 #define PCI_ENET0_MEMADDR 0xFIXME
212 #define PCI_IDSEL_NUMBER 0xFIXME
215 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
216 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
218 #endif /* CONFIG_PCI */
224 #if defined(CONFIG_TSEC_ENET)
226 #define CONFIG_GMII /* MII PHY management */
228 #define CONFIG_TSEC1_NAME "TSEC0"
230 #define CONFIG_TSEC2_NAME "TSEC1"
231 #define CONFIG_PHY_M88E1111
232 #define TSEC1_PHY_ADDR 0x08
233 #define TSEC2_PHY_ADDR 0x10
234 #define TSEC1_PHYIDX 0
235 #define TSEC2_PHYIDX 0
236 #define TSEC1_FLAGS TSEC_GIGABIT
237 #define TSEC2_FLAGS TSEC_GIGABIT
239 /* Options are: TSEC[0-1] */
240 #define CONFIG_ETHPRIME "TSEC0"
242 #endif /* CONFIG_TSEC_ENET */
247 #ifndef CONFIG_SYS_RAMBOOT
248 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000)
249 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
250 #define CONFIG_ENV_SIZE 0x2000
252 /* Address and size of Redundant Environment Sector */
253 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
254 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
257 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
258 #define CONFIG_ENV_SIZE 0x2000
261 #define CONFIG_LOADS_ECHO /* echo on for serial download */
262 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
267 #define CONFIG_BOOTP_BOOTFILESIZE
270 * Command line configuration.
272 #define CONFIG_SYS_RTC_BUS_NUM 0x01
273 #define CONFIG_SYS_I2C_RTC_ADDR 0x32
274 #define CONFIG_RTC_RX8025
276 /* Pass Ethernet MAC to VxWorks */
277 #define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0
279 #undef CONFIG_WATCHDOG /* watchdog disabled */
282 * Miscellaneous configurable options
284 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
287 * For booting Linux, the board info and command line data
288 * have to be in the first 256 MB of memory, since this is
289 * the maximum mapped by the Linux kernel during initialization.
291 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Init Memory map for Linux*/
293 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
295 #define CONFIG_SYS_HRCW_LOW (\
296 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
297 HRCWL_DDR_TO_SCB_CLK_1X1 |\
298 HRCWL_CSB_TO_CLKIN |\
300 HRCWL_CORE_TO_CSB_2X1)
302 #if defined(CONFIG_PCI_64BIT)
303 #define CONFIG_SYS_HRCW_HIGH (\
306 HRCWH_PCI1_ARBITER_ENABLE |\
307 HRCWH_PCI2_ARBITER_DISABLE |\
309 HRCWH_FROM_0X00000100 |\
310 HRCWH_BOOTSEQ_DISABLE |\
311 HRCWH_SW_WATCHDOG_DISABLE |\
312 HRCWH_ROM_LOC_LOCAL_16BIT |\
313 HRCWH_TSEC1M_IN_GMII |\
314 HRCWH_TSEC2M_IN_GMII)
316 #define CONFIG_SYS_HRCW_HIGH (\
319 HRCWH_PCI1_ARBITER_ENABLE |\
320 HRCWH_PCI2_ARBITER_ENABLE |\
322 HRCWH_FROM_0X00000100 |\
323 HRCWH_BOOTSEQ_DISABLE |\
324 HRCWH_SW_WATCHDOG_DISABLE |\
325 HRCWH_ROM_LOC_LOCAL_16BIT |\
326 HRCWH_TSEC1M_IN_GMII |\
327 HRCWH_TSEC2M_IN_GMII)
330 /* System IO Config */
331 #define CONFIG_SYS_SICRH 0
332 #define CONFIG_SYS_SICRL SICRL_LDP_A
334 #define CONFIG_SYS_HID0_INIT 0x000000000
335 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
336 HID0_ENABLE_INSTRUCTION_CACHE)
338 #define CONFIG_SYS_HID2 HID2_HBE
340 #define CONFIG_SYS_GPIO1_PRELIM
341 #define CONFIG_SYS_GPIO1_DIR 0x00100000
342 #define CONFIG_SYS_GPIO1_DAT 0x00100000
344 #define CONFIG_SYS_GPIO2_PRELIM
345 #define CONFIG_SYS_GPIO2_DIR 0x78900000
346 #define CONFIG_SYS_GPIO2_DAT 0x70100000
348 #define CONFIG_HIGH_BATS /* High BATs supported */
350 /* DDR @ 0x00000000 */
351 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
353 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
356 /* PCI @ 0x80000000 */
358 #define CONFIG_PCI_INDIRECT_BRIDGE
359 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW | \
361 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \
363 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_RW | \
364 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
365 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \
368 #define CONFIG_SYS_IBAT1L (0)
369 #define CONFIG_SYS_IBAT1U (0)
370 #define CONFIG_SYS_IBAT2L (0)
371 #define CONFIG_SYS_IBAT2U (0)
374 #ifdef CONFIG_MPC83XX_PCI2
375 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_RW | \
377 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \
379 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_RW | \
380 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
381 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \
384 #define CONFIG_SYS_IBAT3L (0)
385 #define CONFIG_SYS_IBAT3U (0)
386 #define CONFIG_SYS_IBAT4L (0)
387 #define CONFIG_SYS_IBAT4U (0)
390 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
391 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_RW | \
392 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
393 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | \
396 #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_MEMCOHERENCE)
397 #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
399 #if (CONFIG_SYS_DDR_SIZE == 512)
400 #define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
401 BATL_PP_RW | BATL_MEMCOHERENCE)
402 #define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
403 BATU_BL_256M | BATU_VS | BATU_VP)
405 #define CONFIG_SYS_IBAT7L (0)
406 #define CONFIG_SYS_IBAT7U (0)
409 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
410 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
411 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
412 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
413 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
414 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
415 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
416 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
417 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
418 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
419 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
420 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
421 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
422 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
423 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
424 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
426 #if defined(CONFIG_CMD_KGDB)
427 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
431 * Environment Configuration
433 #define CONFIG_ENV_OVERWRITE
435 #if defined(CONFIG_TSEC_ENET)
436 #define CONFIG_HAS_ETH0
437 #define CONFIG_HAS_ETH1
440 #define CONFIG_HOSTNAME "VME8349"
441 #define CONFIG_ROOTPATH "/tftpboot/rootfs"
442 #define CONFIG_BOOTFILE "uImage"
444 #define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */
446 #define CONFIG_EXTRA_ENV_SETTINGS \
448 "hostname=vme8349\0" \
449 "nfsargs=setenv bootargs root=/dev/nfs rw " \
450 "nfsroot=${serverip}:${rootpath}\0" \
451 "ramargs=setenv bootargs root=/dev/ram rw\0" \
452 "addip=setenv bootargs ${bootargs} " \
453 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
454 ":${hostname}:${netdev}:off panic=1\0" \
455 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
456 "flash_nfs=run nfsargs addip addtty;" \
457 "bootm ${kernel_addr}\0" \
458 "flash_self=run ramargs addip addtty;" \
459 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
460 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
462 "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \
463 "update=protect off fff00000 fff3ffff; " \
464 "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
465 "upd=run load update\0" \
467 "fdtfile=vme8349.dtb\0" \
470 #define CONFIG_NFSBOOTCOMMAND \
471 "setenv bootargs root=/dev/nfs rw " \
472 "nfsroot=$serverip:$rootpath " \
473 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
475 "console=$consoledev,$baudrate $othbootargs;" \
476 "tftp $loadaddr $bootfile;" \
477 "tftp $fdtaddr $fdtfile;" \
478 "bootm $loadaddr - $fdtaddr"
480 #define CONFIG_RAMBOOTCOMMAND \
481 "setenv bootargs root=/dev/ram rw " \
482 "console=$consoledev,$baudrate $othbootargs;" \
483 "tftp $ramdiskaddr $ramdiskfile;" \
484 "tftp $loadaddr $bootfile;" \
485 "tftp $fdtaddr $fdtfile;" \
486 "bootm $loadaddr $ramdiskaddr $fdtaddr"
488 #define CONFIG_BOOTCOMMAND "run flash_self"
491 int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen,
492 unsigned char *buffer, int len);
495 #endif /* __CONFIG_H */