2 * esd vme8349 U-Boot configuration file
3 * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
5 * (C) Copyright 2006-2010
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 * reinhard.arlt@esd-electronics.de
9 * Based on the MPC8349EMDS config.
11 * See file CREDITS for list of people who contributed to this
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 * vme8349 board configuration file.
38 * Top level Makefile configuration choices
45 * High Level Configuration Options
47 #define CONFIG_E300 1 /* E300 Family */
48 #define CONFIG_MPC83xx 1 /* MPC83xx family */
49 #define CONFIG_MPC834x 1 /* MPC834x family */
50 #define CONFIG_MPC8349 1 /* MPC8349 specific */
51 #define CONFIG_VME8349 1 /* ESD VME8349 board specific */
53 #define CONFIG_SYS_TEXT_BASE 0xFFF00000
55 #define CONFIG_MISC_INIT_R
58 /* Don't enable PCI2 on vme834x - it doesn't exist physically. */
59 #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
61 #define CONFIG_PCI_66M
63 #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
65 #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
68 #ifndef CONFIG_SYS_CLK_FREQ
70 #define CONFIG_SYS_CLK_FREQ 66000000
71 #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
73 #define CONFIG_SYS_CLK_FREQ 33000000
74 #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
78 #define CONFIG_SYS_IMMR 0xE0000000
80 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
81 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
82 #define CONFIG_SYS_MEMTEST_END 0x00100000
87 #define CONFIG_DDR_ECC /* only for ECC DDR module */
88 #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
89 #define CONFIG_SPD_EEPROM
90 #define SPD_EEPROM_ADDRESS 0x54
91 #define CONFIG_SYS_READ_SPD vme8349_read_spd
92 #define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */
95 * 32-bit data path mode.
97 * Please note that using this mode for devices with the real density of 64-bit
98 * effectively reduces the amount of available memory due to the effect of
99 * wrapping around while translating address to row/columns, for example in the
100 * 256MB module the upper 128MB get aliased with contents of the lower
101 * 128MB); normally this define should be used for devices with real 32-bit
104 #undef CONFIG_DDR_32BIT
106 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
107 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
108 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
109 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
110 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
111 #define CONFIG_DDR_2T_TIMING
112 #define CONFIG_SYS_DDRCDR 0x80080001
115 * FLASH on the Local Bus
117 #define CONFIG_SYS_FLASH_CFI
118 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
120 #define CONFIG_SYS_FLASH_BASE 0xffc00000 /* start of FLASH */
121 #define CONFIG_SYS_FLASH_SIZE 4 /* flash size in MB */
122 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
123 (2 << BR_PS_SHIFT) | /* 16bit */ \
126 #define CONFIG_SYS_OR0_PRELIM 0xffc06ff7 /* 4 MB flash size */
127 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
128 #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000015 /* 4 MB window size */
130 #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
131 #define CONFIG_SYS_FLASH_SIZE 128 /* flash size in MB */
132 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
133 (2 << BR_PS_SHIFT) | /* 16bit */ \
136 #define CONFIG_SYS_OR0_PRELIM 0xf8006ff7 /* 128 MB flash size */
137 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
138 #define CONFIG_SYS_LBLAWAR0_PRELIM 0x8000001a /* 128 MB window size */
140 /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
142 #define CONFIG_SYS_BR1_PRELIM (0xf0000000 | 0x00001801)
143 #define CONFIG_SYS_OR1_PRELIM (0xfffc0008 | 0x00000200)
144 #define CONFIG_SYS_LBLAWBAR1_PRELIM 0xf0000000
145 #define CONFIG_SYS_LBLAWAR1_PRELIM (0x80000000 | 0x00000011)
147 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
148 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/
150 #undef CONFIG_SYS_FLASH_CHECKSUM
151 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */
152 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */
154 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
156 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
157 #define CONFIG_SYS_RAMBOOT
159 #undef CONFIG_SYS_RAMBOOT
162 #define CONFIG_SYS_INIT_RAM_LOCK 1
163 #define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */
164 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* size */
166 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
167 GENERATED_GBL_DATA_SIZE)
168 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
170 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */
171 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Malloc size */
174 * Local Bus LCRR and LBCR regs
175 * LCRR: no DLL bypass, Clock divider is 4
176 * External Local Bus rate is
177 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
179 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
180 #define CONFIG_SYS_LBC_LBCR 0x00000000
182 #undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
187 #define CONFIG_CONS_INDEX 1
188 #define CONFIG_SYS_NS16550
189 #define CONFIG_SYS_NS16550_SERIAL
190 #define CONFIG_SYS_NS16550_REG_SIZE 1
191 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
193 #define CONFIG_SYS_BAUDRATE_TABLE \
194 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
196 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
197 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
199 #define CONFIG_CMDLINE_EDITING /* add command line history */
200 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
201 /* Use the HUSH parser */
202 #define CONFIG_SYS_HUSH_PARSER
203 #ifdef CONFIG_SYS_HUSH_PARSER
204 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
207 /* pass open firmware flat tree */
208 #define CONFIG_OF_LIBFDT
209 #define CONFIG_OF_BOARD_SETUP
210 #define CONFIG_OF_STDOUT_VIA_ALIAS
213 #define CONFIG_I2C_MULTI_BUS
214 #define CONFIG_HARD_I2C /* I2C with hardware support*/
215 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
216 #define CONFIG_FSL_I2C
217 #define CONFIG_I2C_CMD_TREE
218 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
219 #define CONFIG_SYS_I2C_SLAVE 0x7F
220 #define CONFIG_SYS_I2C_NOPROBES {{0, 0x69}} /* Don't probe these addrs */
221 #define CONFIG_SYS_I2C1_OFFSET 0x3000
222 #define CONFIG_SYS_I2C2_OFFSET 0x3100
223 #define CONFIG_SYS_I2C_OFFSET CONFIG_SYS_I2C1_OFFSET
224 /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
226 #define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */
229 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
230 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
231 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
232 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
236 * Addresses are mapped 1-1.
238 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
239 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
240 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
241 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
242 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
243 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
244 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
245 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
246 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
248 #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
249 #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
250 #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
251 #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
252 #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
253 #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
254 #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
255 #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
256 #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
258 #if defined(CONFIG_PCI)
262 #if defined(PCI_64BIT)
270 #define CONFIG_PCI_PNP /* do pci plug-and-play */
272 #undef CONFIG_EEPRO100
275 #if !defined(CONFIG_PCI_PNP)
276 #define PCI_ENET0_IOADDR 0xFIXME
277 #define PCI_ENET0_MEMADDR 0xFIXME
278 #define PCI_IDSEL_NUMBER 0xFIXME
281 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
282 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
284 #endif /* CONFIG_PCI */
292 #define CONFIG_TSEC_ENET /* TSEC ethernet support */
295 #if defined(CONFIG_TSEC_ENET)
297 #define CONFIG_GMII /* MII PHY management */
299 #define CONFIG_TSEC1_NAME "TSEC0"
301 #define CONFIG_TSEC2_NAME "TSEC1"
302 #define CONFIG_PHY_M88E1111
303 #define TSEC1_PHY_ADDR 0x08
304 #define TSEC2_PHY_ADDR 0x10
305 #define TSEC1_PHYIDX 0
306 #define TSEC2_PHYIDX 0
307 #define TSEC1_FLAGS TSEC_GIGABIT
308 #define TSEC2_FLAGS TSEC_GIGABIT
310 /* Options are: TSEC[0-1] */
311 #define CONFIG_ETHPRIME "TSEC0"
313 #endif /* CONFIG_TSEC_ENET */
318 #ifndef CONFIG_SYS_RAMBOOT
319 #define CONFIG_ENV_IS_IN_FLASH
320 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000)
321 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
322 #define CONFIG_ENV_SIZE 0x2000
324 /* Address and size of Redundant Environment Sector */
325 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
326 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
329 #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
330 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
331 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
332 #define CONFIG_ENV_SIZE 0x2000
335 #define CONFIG_LOADS_ECHO /* echo on for serial download */
336 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
341 #define CONFIG_BOOTP_BOOTFILESIZE
342 #define CONFIG_BOOTP_BOOTPATH
343 #define CONFIG_BOOTP_GATEWAY
344 #define CONFIG_BOOTP_HOSTNAME
347 * Command line configuration.
349 #include <config_cmd_default.h>
351 #define CONFIG_CMD_I2C
352 #define CONFIG_CMD_MII
353 #define CONFIG_CMD_PING
354 #define CONFIG_CMD_DATE
355 #define CONFIG_SYS_RTC_BUS_NUM 0x01
356 #define CONFIG_SYS_I2C_RTC_ADDR 0x32
357 #define CONFIG_RTC_RX8025
358 #define CONFIG_CMD_TSI148
360 #if defined(CONFIG_PCI)
361 #define CONFIG_CMD_PCI
364 #if defined(CONFIG_SYS_RAMBOOT)
365 #undef CONFIG_CMD_ENV
366 #undef CONFIG_CMD_LOADS
369 #define CONFIG_CMD_ELF
370 /* Pass Ethernet MAC to VxWorks */
371 #define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0
373 #undef CONFIG_WATCHDOG /* watchdog disabled */
376 * Miscellaneous configurable options
378 #define CONFIG_SYS_LONGHELP /* undef to save memory */
379 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
380 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
382 #if defined(CONFIG_CMD_KGDB)
383 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
385 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
388 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
389 #define CONFIG_SYS_MAXARGS 16 /* max num of command args */
390 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buf Size */
391 #define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
394 * For booting Linux, the board info and command line data
395 * have to be in the first 256 MB of memory, since this is
396 * the maximum mapped by the Linux kernel during initialization.
398 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Init Memory map for Linux*/
400 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
402 #define CONFIG_SYS_HRCW_LOW (\
403 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
404 HRCWL_DDR_TO_SCB_CLK_1X1 |\
405 HRCWL_CSB_TO_CLKIN |\
407 HRCWL_CORE_TO_CSB_2X1)
409 #if defined(PCI_64BIT)
410 #define CONFIG_SYS_HRCW_HIGH (\
413 HRCWH_PCI1_ARBITER_ENABLE |\
414 HRCWH_PCI2_ARBITER_DISABLE |\
416 HRCWH_FROM_0X00000100 |\
417 HRCWH_BOOTSEQ_DISABLE |\
418 HRCWH_SW_WATCHDOG_DISABLE |\
419 HRCWH_ROM_LOC_LOCAL_16BIT |\
420 HRCWH_TSEC1M_IN_GMII |\
421 HRCWH_TSEC2M_IN_GMII)
423 #define CONFIG_SYS_HRCW_HIGH (\
426 HRCWH_PCI1_ARBITER_ENABLE |\
427 HRCWH_PCI2_ARBITER_ENABLE |\
429 HRCWH_FROM_0X00000100 |\
430 HRCWH_BOOTSEQ_DISABLE |\
431 HRCWH_SW_WATCHDOG_DISABLE |\
432 HRCWH_ROM_LOC_LOCAL_16BIT |\
433 HRCWH_TSEC1M_IN_GMII |\
434 HRCWH_TSEC2M_IN_GMII)
437 /* System IO Config */
438 #define CONFIG_SYS_SICRH 0
439 #define CONFIG_SYS_SICRL SICRL_LDP_A
441 #define CONFIG_SYS_HID0_INIT 0x000000000
442 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
443 HID0_ENABLE_INSTRUCTION_CACHE)
445 #define CONFIG_SYS_HID2 HID2_HBE
447 #define CONFIG_SYS_GPIO1_PRELIM
448 #define CONFIG_SYS_GPIO1_DIR 0x00100000
449 #define CONFIG_SYS_GPIO1_DAT 0x00100000
451 #define CONFIG_SYS_GPIO2_PRELIM
452 #define CONFIG_SYS_GPIO2_DIR 0x78900000
453 #define CONFIG_SYS_GPIO2_DAT 0x70100000
455 #define CONFIG_HIGH_BATS /* High BATs supported */
457 /* DDR @ 0x00000000 */
458 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | \
460 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
463 /* PCI @ 0x80000000 */
465 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | \
467 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \
469 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | \
470 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
471 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \
474 #define CONFIG_SYS_IBAT1L (0)
475 #define CONFIG_SYS_IBAT1U (0)
476 #define CONFIG_SYS_IBAT2L (0)
477 #define CONFIG_SYS_IBAT2U (0)
480 #ifdef CONFIG_MPC83XX_PCI2
481 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | \
483 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \
485 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | \
486 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
487 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \
490 #define CONFIG_SYS_IBAT3L (0)
491 #define CONFIG_SYS_IBAT3U (0)
492 #define CONFIG_SYS_IBAT4L (0)
493 #define CONFIG_SYS_IBAT4U (0)
496 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
497 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | \
498 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
499 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | \
502 #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
503 #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
505 #if (CONFIG_SYS_DDR_SIZE == 512)
506 #define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
507 BATL_PP_10 | BATL_MEMCOHERENCE)
508 #define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM_BASE+0x10000000 | \
509 BATU_BL_256M | BATU_VS | BATU_VP)
511 #define CONFIG_SYS_IBAT7L (0)
512 #define CONFIG_SYS_IBAT7U (0)
515 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
516 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
517 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
518 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
519 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
520 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
521 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
522 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
523 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
524 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
525 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
526 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
527 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
528 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
529 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
530 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
532 #if defined(CONFIG_CMD_KGDB)
533 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
534 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
538 * Environment Configuration
540 #define CONFIG_ENV_OVERWRITE
542 #if defined(CONFIG_TSEC_ENET)
543 #define CONFIG_HAS_ETH0
544 #define CONFIG_HAS_ETH1
547 #define CONFIG_HOSTNAME VME8349
548 #define CONFIG_ROOTPATH "/tftpboot/rootfs"
549 #define CONFIG_BOOTFILE "uImage"
551 #define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */
553 #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
554 #undef CONFIG_BOOTARGS /* boot command will set bootargs */
556 #define CONFIG_BAUDRATE 9600
558 #define CONFIG_EXTRA_ENV_SETTINGS \
560 "hostname=vme8349\0" \
561 "nfsargs=setenv bootargs root=/dev/nfs rw " \
562 "nfsroot=${serverip}:${rootpath}\0" \
563 "ramargs=setenv bootargs root=/dev/ram rw\0" \
564 "addip=setenv bootargs ${bootargs} " \
565 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
566 ":${hostname}:${netdev}:off panic=1\0" \
567 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
568 "flash_nfs=run nfsargs addip addtty;" \
569 "bootm ${kernel_addr}\0" \
570 "flash_self=run ramargs addip addtty;" \
571 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
572 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
574 "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \
575 "update=protect off fff00000 fff3ffff; " \
576 "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
577 "upd=run load update\0" \
579 "fdtfile=vme8349.dtb\0" \
582 #define CONFIG_NFSBOOTCOMMAND \
583 "setenv bootargs root=/dev/nfs rw " \
584 "nfsroot=$serverip:$rootpath " \
585 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
586 "console=$consoledev,$baudrate $othbootargs;" \
587 "tftp $loadaddr $bootfile;" \
588 "tftp $fdtaddr $fdtfile;" \
589 "bootm $loadaddr - $fdtaddr"
591 #define CONFIG_RAMBOOTCOMMAND \
592 "setenv bootargs root=/dev/ram rw " \
593 "console=$consoledev,$baudrate $othbootargs;" \
594 "tftp $ramdiskaddr $ramdiskfile;" \
595 "tftp $loadaddr $bootfile;" \
596 "tftp $fdtaddr $fdtfile;" \
597 "bootm $loadaddr $ramdiskaddr $fdtaddr"
599 #define CONFIG_BOOTCOMMAND "run flash_self"
602 int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen,
603 unsigned char *buffer, int len);
606 #endif /* __CONFIG_H */