2 * Copyright (C) Freescale Semiconductor, Inc. 2006.
5 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
7 * SPDX-License-Identifier: GPL-2.0+
10 * ve8313 board configuration file
17 * High Level Configuration Options
20 #define CONFIG_MPC831x 1
21 #define CONFIG_MPC8313 1
23 #define CONFIG_PCI_INDIRECT_BRIDGE 1
24 #define CONFIG_FSL_ELBC 1
30 #define CONFIG_83XX_CLKIN 32000000 /* in Hz */
32 #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
34 #define CONFIG_SYS_IMMR 0xE0000000
36 #define CONFIG_SYS_MEMTEST_START 0x00001000
37 #define CONFIG_SYS_MEMTEST_END 0x07000000
39 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth */
40 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count */
43 * Device configurations
49 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
50 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
51 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
54 * Manually set up DDR parameters, as this board does not
55 * have the SPD connected to I2C.
57 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
58 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
60 | CSCONFIG_ODT_RD_NEVER \
61 | CSCONFIG_ODT_WR_ALL \
62 | CSCONFIG_ROW_BIT_13 \
63 | CSCONFIG_COL_BIT_10)
66 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
67 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
68 | (0 << TIMING_CFG0_WRT_SHIFT) \
69 | (3 << TIMING_CFG0_RRT_SHIFT) \
70 | (2 << TIMING_CFG0_WWT_SHIFT) \
71 | (7 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
72 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
73 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
74 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
76 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
77 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
78 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
79 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
80 | (6 << TIMING_CFG1_REFREC_SHIFT) \
81 | (2 << TIMING_CFG1_WRREC_SHIFT) \
82 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
83 | (2 << TIMING_CFG1_WRTORD_SHIFT))
85 #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
86 | (5 << TIMING_CFG2_CPO_SHIFT) \
87 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
88 | (1 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
89 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
90 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
91 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
93 #define CONFIG_SYS_DDR_INTERVAL ((0x320 << SDRAM_INTERVAL_REFINT_SHIFT) \
94 | (0x2000 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
96 #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
97 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
100 #define CONFIG_SYS_SDRAM_CFG2 0x00401000
101 #define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
102 | (0x0232 << SDRAM_MODE_SD_SHIFT))
104 #define CONFIG_SYS_DDR_MODE_2 0x8000C000
106 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
108 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
115 * FLASH on the Local Bus
117 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
118 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
119 #define CONFIG_SYS_FLASH_BASE 0xFE000000
120 #define CONFIG_SYS_FLASH_SIZE 32 /* size in MB */
121 #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
122 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
124 #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
125 | BR_PS_16 /* 16 bit */ \
126 | BR_MS_GPCM /* MSEL = GPCM */ \
128 #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
136 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
137 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
139 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
140 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per dev */
142 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
143 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
145 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
147 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
148 #define CONFIG_SYS_RAMBOOT
151 #define CONFIG_SYS_INIT_RAM_LOCK 1
152 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
153 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
155 #define CONFIG_SYS_GBL_DATA_OFFSET \
156 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
157 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
159 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
160 #define CONFIG_SYS_MONITOR_LEN (384 * 1024)
161 #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
164 * Local Bus LCRR and LBCR regs
166 #define CONFIG_SYS_LCRR_EADC LCRR_EADC_3
167 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
169 #define CONFIG_SYS_LBC_LBCR 0x00040000
171 #define CONFIG_SYS_LBC_MRTPR 0x20000000
176 #define CONFIG_SYS_NAND_BASE 0x61000000
177 #define CONFIG_SYS_MAX_NAND_DEVICE 1
178 #define CONFIG_NAND_FSL_ELBC 1
179 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
181 #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
187 #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
195 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
196 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
197 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
198 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
200 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
201 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
203 #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
204 #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
207 #define CONFIG_SYS_BR2_PRELIM (0x60000000 \
211 #define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
219 /* local bus read write buffer mapping SRAM@0x64000000 */
220 #define CONFIG_SYS_BR3_PRELIM (0x62000000 \
225 #define CONFIG_SYS_OR3_PRELIM (OR_AM_32MB \
237 #define CONFIG_CONS_INDEX 1
238 #define CONFIG_SYS_NS16550_SERIAL
239 #define CONFIG_SYS_NS16550_REG_SIZE 1
240 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
242 #define CONFIG_SYS_BAUDRATE_TABLE \
243 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
245 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
246 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
248 #if defined(CONFIG_PCI)
251 * Addresses are mapped 1-1.
253 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
254 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
255 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
256 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
257 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
258 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
259 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
260 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
261 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
263 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
269 #define CONFIG_TSEC_ENET /* TSEC ethernet support */
273 #define CONFIG_HAS_ETH0
274 #define CONFIG_TSEC1_NAME "TSEC1"
275 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
276 #define TSEC1_PHY_ADDR 0x01
277 #define TSEC1_FLAGS 0
278 #define TSEC1_PHYIDX 0
281 /* Options are: TSEC[0-1] */
282 #define CONFIG_ETHPRIME "TSEC1"
287 #define CONFIG_ENV_ADDR \
288 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
289 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
290 #define CONFIG_ENV_SIZE 0x4000
291 /* Address and size of Redundant Environment Sector */
292 #define CONFIG_ENV_OFFSET_REDUND \
293 (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
294 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
296 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
297 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
302 #define CONFIG_BOOTP_BOOTFILESIZE
303 #define CONFIG_BOOTP_BOOTPATH
304 #define CONFIG_BOOTP_GATEWAY
305 #define CONFIG_BOOTP_HOSTNAME
308 * Command line configuration.
311 #define CONFIG_CMDLINE_EDITING 1
312 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
315 * Miscellaneous configurable options
317 #define CONFIG_SYS_LONGHELP /* undef to save memory */
318 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
319 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
321 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot arg Buffer size */
324 * For booting Linux, the board info and command line data
325 * have to be in the first 256 MB of memory, since this is
326 * the maximum mapped by the Linux kernel during initialization.
328 /* Initial Memory map for Linux*/
329 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
332 #define CONFIG_SYS_HRCW_LOW (\
333 0x20000000 /* reserved, must be set */ |\
335 HRCWL_CSB_TO_CLKIN_4X1 | \
336 HRCWL_CORE_TO_CSB_2_5X1)
339 #define CONFIG_SYS_HRCW_HIGH (HRCWH_PCI_HOST | \
340 HRCWH_PCI_ARBITER_ENABLE | \
341 HRCWH_CORE_ENABLE | \
342 HRCWH_FROM_0X00000100 | \
343 HRCWH_BOOTSEQ_DISABLE |\
344 HRCWH_SW_WATCHDOG_DISABLE |\
345 HRCWH_ROM_LOC_LOCAL_16BIT | \
346 HRCWH_TSEC1M_IN_MII | \
350 /* System IO Config */
351 #define CONFIG_SYS_SICRH (0x01000000 | \
361 #define CONFIG_SYS_SICRL (SICRL_LBC | \
369 #define CONFIG_SYS_HID0_INIT 0x000000000
370 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
371 HID0_ENABLE_INSTRUCTION_CACHE)
373 #define CONFIG_SYS_HID2 HID2_HBE
375 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
377 /* DDR @ 0x00000000 */
378 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
379 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
384 #if defined(CONFIG_PCI)
385 /* PCI @ 0x80000000 */
386 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
387 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
391 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
393 | BATL_CACHEINHIBIT \
394 | BATL_GUARDEDSTORAGE)
395 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
400 #define CONFIG_SYS_IBAT1L (0)
401 #define CONFIG_SYS_IBAT1U (0)
402 #define CONFIG_SYS_IBAT2L (0)
403 #define CONFIG_SYS_IBAT2U (0)
406 /* PCI2 not supported on 8313 */
407 #define CONFIG_SYS_IBAT3L (0)
408 #define CONFIG_SYS_IBAT3U (0)
409 #define CONFIG_SYS_IBAT4L (0)
410 #define CONFIG_SYS_IBAT4U (0)
412 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
413 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
415 | BATL_CACHEINHIBIT \
416 | BATL_GUARDEDSTORAGE)
417 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
422 /* stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
423 #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
424 #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
426 /* FPGA, SRAM, NAND @ 0x60000000 */
427 #define CONFIG_SYS_IBAT7L (0x60000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
428 #define CONFIG_SYS_IBAT7U (0x60000000 | BATU_BL_256M | BATU_VS | BATU_VP)
430 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
431 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
432 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
433 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
434 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
435 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
436 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
437 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
438 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
439 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
440 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
441 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
442 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
443 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
444 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
445 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
447 #define CONFIG_NETDEV eth0
449 #define CONFIG_HOSTNAME ve8313
450 #define CONFIG_UBOOTPATH ve8313/u-boot.bin
452 #define CONFIG_EXTRA_ENV_SETTINGS \
453 "netdev=" __stringify(CONFIG_NETDEV) "\0" \
454 "ethprime=" __stringify(CONFIG_TSEC1_NAME) "\0" \
455 "u-boot=" __stringify(CONFIG_UBOOTPATH) "\0" \
456 "u-boot_addr_r=100000\0" \
457 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
458 "update=protect off " __stringify(CONFIG_SYS_FLASH_BASE) \
460 "erase " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize};" \
461 "cp.b ${u-boot_addr_r} " __stringify(CONFIG_SYS_FLASH_BASE) \
463 "protect on " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize}\0" \
465 #endif /* __CONFIG_H */