1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) Freescale Semiconductor, Inc. 2006.
6 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
9 * ve8313 board configuration file
16 * High Level Configuration Options
19 #define CONFIG_MPC831x 1
20 #define CONFIG_MPC8313 1
22 #define CONFIG_PCI_INDIRECT_BRIDGE 1
23 #define CONFIG_FSL_ELBC 1
29 #define CONFIG_83XX_CLKIN 32000000 /* in Hz */
31 #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
33 #define CONFIG_SYS_IMMR 0xE0000000
35 #define CONFIG_SYS_MEMTEST_START 0x00001000
36 #define CONFIG_SYS_MEMTEST_END 0x07000000
38 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth */
39 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count */
42 * Device configurations
48 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
49 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
50 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
53 * Manually set up DDR parameters, as this board does not
54 * have the SPD connected to I2C.
56 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
57 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
59 | CSCONFIG_ODT_RD_NEVER \
60 | CSCONFIG_ODT_WR_ALL \
61 | CSCONFIG_ROW_BIT_13 \
62 | CSCONFIG_COL_BIT_10)
65 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
66 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
67 | (0 << TIMING_CFG0_WRT_SHIFT) \
68 | (3 << TIMING_CFG0_RRT_SHIFT) \
69 | (2 << TIMING_CFG0_WWT_SHIFT) \
70 | (7 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
71 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
72 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
73 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
75 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
76 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
77 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
78 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
79 | (6 << TIMING_CFG1_REFREC_SHIFT) \
80 | (2 << TIMING_CFG1_WRREC_SHIFT) \
81 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
82 | (2 << TIMING_CFG1_WRTORD_SHIFT))
84 #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
85 | (5 << TIMING_CFG2_CPO_SHIFT) \
86 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
87 | (1 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
88 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
89 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
90 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
92 #define CONFIG_SYS_DDR_INTERVAL ((0x320 << SDRAM_INTERVAL_REFINT_SHIFT) \
93 | (0x2000 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
95 #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
96 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
99 #define CONFIG_SYS_SDRAM_CFG2 0x00401000
100 #define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
101 | (0x0232 << SDRAM_MODE_SD_SHIFT))
103 #define CONFIG_SYS_DDR_MODE_2 0x8000C000
105 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
107 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
114 * FLASH on the Local Bus
116 #define CONFIG_SYS_FLASH_BASE 0xFE000000
117 #define CONFIG_SYS_FLASH_SIZE 32 /* size in MB */
118 #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
120 #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
121 | BR_PS_16 /* 16 bit */ \
122 | BR_MS_GPCM /* MSEL = GPCM */ \
124 #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
132 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
133 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
135 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
136 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per dev */
138 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
139 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
141 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
143 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
144 #define CONFIG_SYS_RAMBOOT
147 #define CONFIG_SYS_INIT_RAM_LOCK 1
148 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
149 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
151 #define CONFIG_SYS_GBL_DATA_OFFSET \
152 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
153 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
155 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
156 #define CONFIG_SYS_MONITOR_LEN (384 * 1024)
157 #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
160 * Local Bus LCRR and LBCR regs
162 #define CONFIG_SYS_LCRR_EADC LCRR_EADC_3
163 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
165 #define CONFIG_SYS_LBC_LBCR 0x00040000
167 #define CONFIG_SYS_LBC_MRTPR 0x20000000
172 #define CONFIG_SYS_NAND_BASE 0x61000000
173 #define CONFIG_SYS_MAX_NAND_DEVICE 1
174 #define CONFIG_NAND_FSL_ELBC 1
175 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
177 #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
183 #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
191 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
192 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
193 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
194 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
196 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
197 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
199 #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
200 #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
203 #define CONFIG_SYS_BR2_PRELIM (0x60000000 \
207 #define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
215 /* local bus read write buffer mapping SRAM@0x64000000 */
216 #define CONFIG_SYS_BR3_PRELIM (0x62000000 \
221 #define CONFIG_SYS_OR3_PRELIM (OR_AM_32MB \
233 #define CONFIG_SYS_NS16550_SERIAL
234 #define CONFIG_SYS_NS16550_REG_SIZE 1
235 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
237 #define CONFIG_SYS_BAUDRATE_TABLE \
238 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
240 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
241 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
243 #if defined(CONFIG_PCI)
246 * Addresses are mapped 1-1.
248 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
249 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
250 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
251 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
252 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
253 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
254 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
255 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
256 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
258 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
267 #define CONFIG_HAS_ETH0
268 #define CONFIG_TSEC1_NAME "TSEC1"
269 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
270 #define TSEC1_PHY_ADDR 0x01
271 #define TSEC1_FLAGS 0
272 #define TSEC1_PHYIDX 0
275 /* Options are: TSEC[0-1] */
276 #define CONFIG_ETHPRIME "TSEC1"
281 #define CONFIG_ENV_ADDR \
282 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
283 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
284 #define CONFIG_ENV_SIZE 0x4000
285 /* Address and size of Redundant Environment Sector */
286 #define CONFIG_ENV_OFFSET_REDUND \
287 (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
288 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
290 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
291 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
296 #define CONFIG_BOOTP_BOOTFILESIZE
299 * Command line configuration.
303 * Miscellaneous configurable options
305 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
306 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
308 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot arg Buffer size */
311 * For booting Linux, the board info and command line data
312 * have to be in the first 256 MB of memory, since this is
313 * the maximum mapped by the Linux kernel during initialization.
315 /* Initial Memory map for Linux*/
316 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
319 #define CONFIG_SYS_HRCW_LOW (\
320 0x20000000 /* reserved, must be set */ |\
322 HRCWL_CSB_TO_CLKIN_4X1 | \
323 HRCWL_CORE_TO_CSB_2_5X1)
326 #define CONFIG_SYS_HRCW_HIGH (HRCWH_PCI_HOST | \
327 HRCWH_PCI_ARBITER_ENABLE | \
328 HRCWH_CORE_ENABLE | \
329 HRCWH_FROM_0X00000100 | \
330 HRCWH_BOOTSEQ_DISABLE |\
331 HRCWH_SW_WATCHDOG_DISABLE |\
332 HRCWH_ROM_LOC_LOCAL_16BIT | \
333 HRCWH_TSEC1M_IN_MII | \
337 /* System IO Config */
338 #define CONFIG_SYS_SICRH (0x01000000 | \
348 #define CONFIG_SYS_SICRL (SICRL_LBC | \
356 #define CONFIG_SYS_HID0_INIT 0x000000000
357 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
358 HID0_ENABLE_INSTRUCTION_CACHE)
360 #define CONFIG_SYS_HID2 HID2_HBE
362 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
364 /* DDR @ 0x00000000 */
365 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
366 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
371 #if defined(CONFIG_PCI)
372 /* PCI @ 0x80000000 */
373 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
374 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
378 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
380 | BATL_CACHEINHIBIT \
381 | BATL_GUARDEDSTORAGE)
382 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
387 #define CONFIG_SYS_IBAT1L (0)
388 #define CONFIG_SYS_IBAT1U (0)
389 #define CONFIG_SYS_IBAT2L (0)
390 #define CONFIG_SYS_IBAT2U (0)
393 /* PCI2 not supported on 8313 */
394 #define CONFIG_SYS_IBAT3L (0)
395 #define CONFIG_SYS_IBAT3U (0)
396 #define CONFIG_SYS_IBAT4L (0)
397 #define CONFIG_SYS_IBAT4U (0)
399 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
400 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
402 | BATL_CACHEINHIBIT \
403 | BATL_GUARDEDSTORAGE)
404 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
409 /* stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
410 #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
411 #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
413 /* FPGA, SRAM, NAND @ 0x60000000 */
414 #define CONFIG_SYS_IBAT7L (0x60000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
415 #define CONFIG_SYS_IBAT7U (0x60000000 | BATU_BL_256M | BATU_VS | BATU_VP)
417 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
418 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
419 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
420 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
421 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
422 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
423 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
424 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
425 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
426 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
427 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
428 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
429 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
430 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
431 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
432 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
434 #define CONFIG_NETDEV eth0
436 #define CONFIG_HOSTNAME "ve8313"
437 #define CONFIG_UBOOTPATH ve8313/u-boot.bin
439 #define CONFIG_EXTRA_ENV_SETTINGS \
440 "netdev=" __stringify(CONFIG_NETDEV) "\0" \
441 "ethprime=" __stringify(CONFIG_TSEC1_NAME) "\0" \
442 "u-boot=" __stringify(CONFIG_UBOOTPATH) "\0" \
443 "u-boot_addr_r=100000\0" \
444 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
445 "update=protect off " __stringify(CONFIG_SYS_FLASH_BASE) \
447 "erase " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize};" \
448 "cp.b ${u-boot_addr_r} " __stringify(CONFIG_SYS_FLASH_BASE) \
450 "protect on " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize}\0" \
452 #endif /* __CONFIG_H */