1ac6cbefd6c8e0a6cf86b4ca0b026cd3d2d9f7e0
[platform/kernel/u-boot.git] / include / configs / ve8313.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) Freescale Semiconductor, Inc. 2006.
4  *
5  * (C) Copyright 2010
6  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
7  */
8 /*
9  * ve8313 board configuration file
10  */
11
12 #ifndef __CONFIG_H
13 #define __CONFIG_H
14
15 /*
16  * High Level Configuration Options
17  */
18 #define CONFIG_E300             1
19
20 #define CONFIG_PCI_INDIRECT_BRIDGE 1
21 #define CONFIG_FSL_ELBC         1
22
23 /*
24  * On-board devices
25  *
26  */
27 #define CONFIG_SYS_MEMTEST_START        0x00001000
28 #define CONFIG_SYS_MEMTEST_END          0x07000000
29
30 #define CONFIG_SYS_ACR_PIPE_DEP         3       /* Arbiter pipeline depth */
31 #define CONFIG_SYS_ACR_RPTCNT           3       /* Arbiter repeat count */
32
33 /*
34  * Device configurations
35  */
36
37 /*
38  * DDR Setup
39  */
40 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory*/
41 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
42 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
43
44 /*
45  * Manually set up DDR parameters, as this board does not
46  * have the SPD connected to I2C.
47  */
48 #define CONFIG_SYS_DDR_SIZE     128     /* MB */
49 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
50                                 | CSCONFIG_AP \
51                                 | CSCONFIG_ODT_RD_NEVER \
52                                 | CSCONFIG_ODT_WR_ALL \
53                                 | CSCONFIG_ROW_BIT_13 \
54                                 | CSCONFIG_COL_BIT_10)
55                                 /* 0x80840102 */
56
57 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
58 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
59                                 | (0 << TIMING_CFG0_WRT_SHIFT) \
60                                 | (3 << TIMING_CFG0_RRT_SHIFT) \
61                                 | (2 << TIMING_CFG0_WWT_SHIFT) \
62                                 | (7 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
63                                 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
64                                 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
65                                 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
66                                 /* 0x0e720802 */
67 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
68                                 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
69                                 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
70                                 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
71                                 | (6 << TIMING_CFG1_REFREC_SHIFT) \
72                                 | (2 << TIMING_CFG1_WRREC_SHIFT) \
73                                 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
74                                 | (2 << TIMING_CFG1_WRTORD_SHIFT))
75                                 /* 0x26256222 */
76 #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
77                                 | (5 << TIMING_CFG2_CPO_SHIFT) \
78                                 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
79                                 | (1 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
80                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
81                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
82                                 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
83                                 /* 0x029028c7 */
84 #define CONFIG_SYS_DDR_INTERVAL ((0x320 << SDRAM_INTERVAL_REFINT_SHIFT) \
85                                 | (0x2000 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
86                                 /* 0x03202000 */
87 #define CONFIG_SYS_SDRAM_CFG    (SDRAM_CFG_SREN \
88                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
89                                 | SDRAM_CFG_DBW_32)
90                                 /* 0x43080000 */
91 #define CONFIG_SYS_SDRAM_CFG2   0x00401000
92 #define CONFIG_SYS_DDR_MODE     ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
93                                 | (0x0232 << SDRAM_MODE_SD_SHIFT))
94                                 /* 0x44400232 */
95 #define CONFIG_SYS_DDR_MODE_2   0x8000C000
96
97 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
98                                 /*0x02000000*/
99 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
100                                 | DDRCDR_PZ_NOMZ \
101                                 | DDRCDR_NZ_NOMZ \
102                                 | DDRCDR_M_ODR)
103                                 /* 0x73000002 */
104
105 /*
106  * FLASH on the Local Bus
107  */
108 #define CONFIG_SYS_FLASH_BASE           0xFE000000
109 #define CONFIG_SYS_FLASH_SIZE           32      /* size in MB */
110 #define CONFIG_SYS_FLASH_EMPTY_INFO             /* display empty sectors */
111
112 #define CONFIG_SYS_MAX_FLASH_BANKS      1               /* number of banks */
113 #define CONFIG_SYS_MAX_FLASH_SECT       256             /* sectors per dev */
114
115 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
116 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
117
118 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
119
120 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
121 #define CONFIG_SYS_RAMBOOT
122 #endif
123
124 #define CONFIG_SYS_INIT_RAM_LOCK        1
125 #define CONFIG_SYS_INIT_RAM_ADDR        0xFD000000 /* Initial RAM address */
126 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* Size of used area in RAM*/
127
128 #define CONFIG_SYS_GBL_DATA_OFFSET      \
129                         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
130 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
131
132 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
133 #define CONFIG_SYS_MONITOR_LEN          (384 * 1024)
134 #define CONFIG_SYS_MALLOC_LEN           (512 * 1024)
135
136 /*
137  * Local Bus LCRR and LBCR regs
138  */
139 #define CONFIG_SYS_LCRR_EADC    LCRR_EADC_3
140 #define CONFIG_SYS_LCRR_CLKDIV  LCRR_CLKDIV_2
141
142 #define CONFIG_SYS_LBC_LBCR     0x00040000
143
144 #define CONFIG_SYS_LBC_MRTPR    0x20000000
145
146 /*
147  * NAND settings
148  */
149 #define CONFIG_SYS_NAND_BASE            0x61000000
150 #define CONFIG_SYS_MAX_NAND_DEVICE      1
151 #define CONFIG_NAND_FSL_ELBC 1
152 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
153
154
155
156 /* Still needed for spl_minimal.c */
157 #define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM
158 #define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM
159
160
161
162 /*
163  * Serial Port
164  */
165 #define CONFIG_SYS_NS16550_SERIAL
166 #define CONFIG_SYS_NS16550_REG_SIZE     1
167 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
168
169 #define CONFIG_SYS_BAUDRATE_TABLE       \
170         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
171
172 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
173 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
174
175 #if defined(CONFIG_PCI)
176 /*
177  * General PCI
178  * Addresses are mapped 1-1.
179  */
180 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
181 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
182 #define CONFIG_SYS_PCI1_MEM_SIZE        0x10000000      /* 256M */
183 #define CONFIG_SYS_PCI1_MMIO_BASE       0x90000000
184 #define CONFIG_SYS_PCI1_MMIO_PHYS       CONFIG_SYS_PCI1_MMIO_BASE
185 #define CONFIG_SYS_PCI1_MMIO_SIZE       0x10000000      /* 256M */
186 #define CONFIG_SYS_PCI1_IO_BASE         0x00000000
187 #define CONFIG_SYS_PCI1_IO_PHYS         0xE2000000
188 #define CONFIG_SYS_PCI1_IO_SIZE         0x00100000      /* 1M */
189
190 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957   /* Freescale */
191 #endif
192
193 /*
194  * TSEC
195  */
196
197 #define CONFIG_TSEC1
198 #ifdef CONFIG_TSEC1
199 #define CONFIG_HAS_ETH0
200 #define CONFIG_TSEC1_NAME       "TSEC1"
201 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
202 #define TSEC1_PHY_ADDR          0x01
203 #define TSEC1_FLAGS             0
204 #define TSEC1_PHYIDX            0
205 #endif
206
207 /* Options are: TSEC[0-1] */
208 #define CONFIG_ETHPRIME                 "TSEC1"
209
210 /*
211  * Environment
212  */
213 #define CONFIG_ENV_ADDR         \
214                         (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
215 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K(one sector) for env */
216 #define CONFIG_ENV_SIZE         0x4000
217 /* Address and size of Redundant Environment Sector */
218 #define CONFIG_ENV_OFFSET_REDUND        \
219                         (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
220 #define CONFIG_ENV_SIZE_REDUND  (CONFIG_ENV_SIZE)
221
222 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
223 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
224
225 /*
226  * BOOTP options
227  */
228 #define CONFIG_BOOTP_BOOTFILESIZE
229
230 /*
231  * Command line configuration.
232  */
233
234 /*
235  * Miscellaneous configurable options
236  */
237 #define CONFIG_SYS_LOAD_ADDR    0x100000        /* default load address */
238 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
239
240 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE /* Boot arg Buffer size */
241
242 /*
243  * For booting Linux, the board info and command line data
244  * have to be in the first 256 MB of memory, since this is
245  * the maximum mapped by the Linux kernel during initialization.
246  */
247                                 /* Initial Memory map for Linux*/
248 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20)
249
250 /* System IO Config */
251 #define CONFIG_SYS_SICRH        (0x01000000 | \
252                                 SICRH_ETSEC2_B | \
253                                 SICRH_ETSEC2_C | \
254                                 SICRH_ETSEC2_D | \
255                                 SICRH_ETSEC2_E | \
256                                 SICRH_ETSEC2_F | \
257                                 SICRH_ETSEC2_G | \
258                                 SICRH_TSOBI1 | \
259                                 SICRH_TSOBI2)
260                                 /* 0x010fff03 */
261 #define CONFIG_SYS_SICRL        (SICRL_LBC | \
262                                 SICRL_SPI_A | \
263                                 SICRL_SPI_B | \
264                                 SICRL_SPI_C | \
265                                 SICRL_SPI_D | \
266                                 SICRL_ETSEC2_A)
267                                 /* 0x33fc0003) */
268
269 #define CONFIG_NETDEV           eth0
270
271 #define CONFIG_HOSTNAME         "ve8313"
272 #define CONFIG_UBOOTPATH        ve8313/u-boot.bin
273
274 #define CONFIG_EXTRA_ENV_SETTINGS \
275         "netdev=" __stringify(CONFIG_NETDEV) "\0"                       \
276         "ethprime=" __stringify(CONFIG_TSEC1_NAME) "\0"                 \
277         "u-boot=" __stringify(CONFIG_UBOOTPATH) "\0"                    \
278         "u-boot_addr_r=100000\0"                                        \
279         "load=tftp ${u-boot_addr_r} ${u-boot}\0"                        \
280         "update=protect off " __stringify(CONFIG_SYS_FLASH_BASE)        \
281                 " +${filesize};"        \
282         "erase " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize};"    \
283         "cp.b ${u-boot_addr_r} " __stringify(CONFIG_SYS_FLASH_BASE)     \
284         " ${filesize};"                                                 \
285         "protect on " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize}\0" \
286
287 #endif  /* __CONFIG_H */