2 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
5 * SPDX-License-Identifier: GPL-2.0+
12 * High Level Configuration Options
15 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
16 #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
17 #define CONFIG_V38B 1 /* ...on V38B board */
19 #define CONFIG_SYS_TEXT_BASE 0xFF000000
21 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
23 #define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
24 #define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
26 #undef CONFIG_HW_WATCHDOG /* don't use watchdog */
28 #define CONFIG_NETCONSOLE 1
30 #define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
31 #define CONFIG_BOARD_EARLY_INIT_F 1 /* do board-specific init */
32 #define CONFIG_MISC_INIT_R
34 #define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
36 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
39 * Serial console configuration
41 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
42 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
43 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
48 #define SDRAM_DDR 1 /* is DDR */
49 /* Settings for XLB = 132 MHz */
50 #define SDRAM_MODE 0x018D0000
51 #define SDRAM_EMODE 0x40090000
52 #define SDRAM_CONTROL 0x704f0f00
53 #define SDRAM_CONFIG1 0x73722930
54 #define SDRAM_CONFIG2 0x47770000
55 #define SDRAM_TAPDELAY 0x10000000
65 #define CONFIG_MAC_PARTITION 1
66 #define CONFIG_DOS_PARTITION 1
71 #define CONFIG_USB_OHCI
72 #define CONFIG_USB_STORAGE
73 #define CONFIG_USB_CLOCK 0x0001BBBB
74 #define CONFIG_USB_CONFIG 0x00001000
80 #define CONFIG_BOOTP_BOOTFILESIZE
81 #define CONFIG_BOOTP_BOOTPATH
82 #define CONFIG_BOOTP_GATEWAY
83 #define CONFIG_BOOTP_HOSTNAME
87 * Command line configuration.
89 #include <config_cmd_default.h>
91 #define CONFIG_CMD_FAT
92 #define CONFIG_CMD_I2C
93 #define CONFIG_CMD_IDE
94 #define CONFIG_CMD_PING
95 #define CONFIG_CMD_DHCP
96 #define CONFIG_CMD_DIAG
97 #define CONFIG_CMD_IRQ
98 #define CONFIG_CMD_JFFS2
99 #define CONFIG_CMD_MII
100 #define CONFIG_CMD_SDRAM
101 #define CONFIG_CMD_DATE
102 #define CONFIG_CMD_USB
103 #define CONFIG_CMD_FAT
106 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
109 * Boot low with 16 MB Flash
111 #define CONFIG_SYS_LOWBOOT 1
112 #define CONFIG_SYS_LOWBOOT16 1
117 #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
119 #define CONFIG_PREBOOT "echo;" \
120 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
123 #undef CONFIG_BOOTARGS
125 #define CONFIG_EXTRA_ENV_SETTINGS \
126 "bootcmd=run net_nfs\0" \
128 "baudrate=115200\0" \
129 "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
130 "filesystem over NFS; echo\0" \
132 "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
133 "addip=setenv bootargs $(bootargs) " \
134 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
135 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
136 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
137 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
138 "$(ramdisk_addr)\0" \
139 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
140 "nfsargs=setenv bootargs root=/dev/nfs rw " \
141 "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
144 "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
145 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
146 "cp.b 200000 ff000000 $(filesize);" \
147 "prot on ff000000 ff03ffff\0" \
148 "load=tftp 200000 $(u-boot)\0" \
149 "netmask=255.255.0.0\0" \
150 "ipaddr=192.168.160.18\0" \
151 "serverip=192.168.1.1\0" \
152 "ethaddr=00:e0:ee:00:05:2e\0" \
153 "bootfile=/tftpboot/v38b/uImage\0" \
154 "u-boot=/tftpboot/v38b/u-boot.bin\0" \
157 #define CONFIG_BOOTCOMMAND "run net_nfs"
160 * IPB Bus clocking configuration.
162 #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
167 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
168 #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
169 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
170 #define CONFIG_SYS_I2C_SLAVE 0x7F
173 * EEPROM configuration
175 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
176 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
177 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
178 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
183 #define CONFIG_SYS_I2C_RTC_ADDR 0x51
186 * Flash configuration - use CFI driver
188 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
189 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
190 #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
191 #define CONFIG_SYS_FLASH_BASE 0xFF000000
192 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
193 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
194 #define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
195 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
196 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
199 * Environment settings
201 #define CONFIG_ENV_IS_IN_FLASH 1
202 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
203 #define CONFIG_ENV_SIZE 0x10000
204 #define CONFIG_ENV_SECT_SIZE 0x10000
205 #define CONFIG_ENV_OVERWRITE 1
210 #define CONFIG_SYS_MBAR 0xF0000000
211 #define CONFIG_SYS_SDRAM_BASE 0x00000000
212 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
214 /* Use SRAM until RAM will be available */
215 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
216 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
218 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
219 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
221 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
222 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
223 # define CONFIG_SYS_RAMBOOT 1
226 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
227 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
228 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
231 * Ethernet configuration
233 #define CONFIG_MPC5xxx_FEC 1
234 #define CONFIG_MPC5xxx_FEC_MII100
235 #define CONFIG_PHY_ADDR 0x00
241 #define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
244 * Miscellaneous configurable options
246 #define CONFIG_SYS_LONGHELP /* undef to save memory */
247 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
248 #if defined(CONFIG_CMD_KGDB)
249 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
251 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
253 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
254 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
255 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
257 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
258 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
260 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
262 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
264 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
265 #if defined(CONFIG_CMD_KGDB)
266 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
270 * Various low-level settings
272 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
273 #define CONFIG_SYS_HID0_FINAL HID0_ICE
275 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
276 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
277 #define CONFIG_SYS_BOOTCS_CFG 0x00047801
278 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
279 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
281 #define CONFIG_SYS_CS_BURST 0x00000000
282 #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
284 #define CONFIG_SYS_RESET_ADDRESS 0xff000000
287 * IDE/ATA (supports IDE harddisk)
289 #undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
290 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
291 #undef CONFIG_IDE_LED /* LED for ide not supported */
293 #define CONFIG_IDE_RESET /* reset for ide supported */
294 #define CONFIG_IDE_PREINIT
296 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
297 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
299 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
301 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
303 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
305 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
307 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
309 #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
314 #define CONFIG_STATUS_LED /* Status LED enabled */
315 #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
317 #define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
319 typedef unsigned int led_id_t;
321 #define __led_toggle(_msk) \
323 *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
326 #define __led_set(_msk, _st) \
329 *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
331 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
334 #define __led_init(_msk, st) \
336 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
338 #endif /* __ASSEMBLY__ */
340 #endif /* __CONFIG_H */