2 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
5 * See file CREDITS for list of people who contributed to this project.
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the Free
9 * Software Foundation; either version 2 of the License, or (at your option)
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, write to the Free Software Foundation, Inc., 59
19 * Temple Place, Suite 330, Boston, MA 02111-1307 USA
26 * High Level Configuration Options
29 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
30 #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
31 #define CONFIG_V38B 1 /* ...on V38B board */
32 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
34 #define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
35 #define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
37 #undef CONFIG_HW_WATCHDOG /* don't use watchdog */
39 #define CONFIG_NETCONSOLE 1
41 #define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
42 #define CONFIG_BOARD_EARLY_INIT_F 1 /* do board-specific init */
43 #define CONFIG_MISC_INIT_R
45 #define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
47 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
48 #define BOOTFLAG_WARM 0x02 /* Software reboot */
50 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
53 * Serial console configuration
55 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
56 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
57 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
62 #define SDRAM_DDR 1 /* is DDR */
63 /* Settings for XLB = 132 MHz */
64 #define SDRAM_MODE 0x018D0000
65 #define SDRAM_EMODE 0x40090000
66 #define SDRAM_CONTROL 0x704f0f00
67 #define SDRAM_CONFIG1 0x73722930
68 #define SDRAM_CONFIG2 0x47770000
69 #define SDRAM_TAPDELAY 0x10000000
79 #define CONFIG_MAC_PARTITION 1
80 #define CONFIG_DOS_PARTITION 1
85 #define CONFIG_USB_OHCI
86 #define CONFIG_USB_STORAGE
87 #define CONFIG_USB_CLOCK 0x0001BBBB
88 #define CONFIG_USB_CONFIG 0x00001000
94 #define CONFIG_BOOTP_BOOTFILESIZE
95 #define CONFIG_BOOTP_BOOTPATH
96 #define CONFIG_BOOTP_GATEWAY
97 #define CONFIG_BOOTP_HOSTNAME
101 * Command line configuration.
103 #include <config_cmd_default.h>
105 #define CONFIG_CMD_FAT
106 #define CONFIG_CMD_I2C
107 #define CONFIG_CMD_IDE
108 #define CONFIG_CMD_PING
109 #define CONFIG_CMD_DHCP
110 #define CONFIG_CMD_DIAG
111 #define CONFIG_CMD_IRQ
112 #define CONFIG_CMD_JFFS2
113 #define CONFIG_CMD_MII
114 #define CONFIG_CMD_SDRAM
115 #define CONFIG_CMD_DATE
116 #define CONFIG_CMD_USB
117 #define CONFIG_CMD_FAT
120 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
123 * Boot low with 16 MB Flash
125 #define CONFIG_SYS_LOWBOOT 1
126 #define CONFIG_SYS_LOWBOOT16 1
131 #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
133 #define CONFIG_PREBOOT "echo;" \
134 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
137 #undef CONFIG_BOOTARGS
139 #define CONFIG_EXTRA_ENV_SETTINGS \
140 "bootcmd=run net_nfs\0" \
142 "baudrate=115200\0" \
143 "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
144 "filesystem over NFS; echo\0" \
146 "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
147 "addip=setenv bootargs $(bootargs) " \
148 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
149 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
150 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
151 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
152 "$(ramdisk_addr)\0" \
153 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
154 "nfsargs=setenv bootargs root=/dev/nfs rw " \
155 "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
158 "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
159 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
160 "cp.b 200000 ff000000 $(filesize);" \
161 "prot on ff000000 ff03ffff\0" \
162 "load=tftp 200000 $(u-boot)\0" \
163 "netmask=255.255.0.0\0" \
164 "ipaddr=192.168.160.18\0" \
165 "serverip=192.168.1.1\0" \
166 "ethaddr=00:e0:ee:00:05:2e\0" \
167 "bootfile=/tftpboot/v38b/uImage\0" \
168 "u-boot=/tftpboot/v38b/u-boot.bin\0" \
171 #define CONFIG_BOOTCOMMAND "run net_nfs"
174 * IPB Bus clocking configuration.
176 #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
181 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
182 #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
183 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
184 #define CONFIG_SYS_I2C_SLAVE 0x7F
187 * EEPROM configuration
189 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
190 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
191 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
192 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
197 #define CONFIG_SYS_I2C_RTC_ADDR 0x51
200 * Flash configuration - use CFI driver
202 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
203 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
204 #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
205 #define CONFIG_SYS_FLASH_BASE 0xFF000000
206 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
207 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
208 #define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
209 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
210 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
213 * Environment settings
215 #define CONFIG_ENV_IS_IN_FLASH 1
216 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
217 #define CONFIG_ENV_SIZE 0x10000
218 #define CONFIG_ENV_SECT_SIZE 0x10000
219 #define CONFIG_ENV_OVERWRITE 1
224 #define CONFIG_SYS_MBAR 0xF0000000
225 #define CONFIG_SYS_SDRAM_BASE 0x00000000
226 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
228 /* Use SRAM until RAM will be available */
229 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
230 #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
232 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
233 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
234 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
236 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
237 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
238 # define CONFIG_SYS_RAMBOOT 1
241 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
242 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
243 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
246 * Ethernet configuration
248 #define CONFIG_MPC5xxx_FEC 1
249 #define CONFIG_MPC5xxx_FEC_MII100
250 #define CONFIG_PHY_ADDR 0x00
256 #define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
259 * Miscellaneous configurable options
261 #define CONFIG_SYS_LONGHELP /* undef to save memory */
262 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
263 #if defined(CONFIG_CMD_KGDB)
264 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
266 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
268 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
269 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
270 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
272 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
273 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
275 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
277 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
279 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
280 #if defined(CONFIG_CMD_KGDB)
281 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
285 * Various low-level settings
287 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
288 #define CONFIG_SYS_HID0_FINAL HID0_ICE
290 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
291 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
292 #define CONFIG_SYS_BOOTCS_CFG 0x00047801
293 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
294 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
296 #define CONFIG_SYS_CS_BURST 0x00000000
297 #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
299 #define CONFIG_SYS_RESET_ADDRESS 0xff000000
302 * IDE/ATA (supports IDE harddisk)
304 #undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
305 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
306 #undef CONFIG_IDE_LED /* LED for ide not supported */
308 #define CONFIG_IDE_RESET /* reset for ide supported */
309 #define CONFIG_IDE_PREINIT
311 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
312 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
314 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
316 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
318 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
320 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
322 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
324 #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
329 #define CONFIG_STATUS_LED /* Status LED enabled */
330 #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
332 #define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
334 typedef unsigned int led_id_t;
336 #define __led_toggle(_msk) \
338 *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
341 #define __led_set(_msk, _st) \
344 *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
346 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
349 #define __led_init(_msk, st) \
351 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
353 #endif /* __ASSEMBLY__ */
355 #endif /* __CONFIG_H */