Convert CONFIG_NAND_OMAP_GPMC et al and CONFIG_NAND_MXC to Kconfig
[platform/kernel/u-boot.git] / include / configs / tricorder.h
1 /*
2  * (C) Copyright 2006-2008
3  * Texas Instruments.
4  * Richard Woodruff <r-woodruff2@ti.com>
5  * Syed Mohammed Khasim <x0khasim@ti.com>
6  *
7  * (C) Copyright 2012
8  * Corscience GmbH & Co. KG
9  * Thomas Weber <weber@corscience.de>
10  *
11  * Configuration settings for the Tricorder board.
12  *
13  * SPDX-License-Identifier:     GPL-2.0+
14  */
15
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18
19 #define CONFIG_MACH_TYPE                MACH_TYPE_TRICORDER
20 /*
21  * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
22  * 64 bytes before this address should be set aside for u-boot.img's
23  * header. That is 0x800FFFC0--0x80100000 should not be used for any
24  * other needs.
25  */
26 #define CONFIG_SYS_TEXT_BASE            0x80100000
27
28 #include <asm/arch/cpu.h>               /* get chip and board defs */
29 #include <asm/arch/omap.h>
30
31 /* Clock Defines */
32 #define V_OSCK                          26000000 /* Clock output from T2 */
33 #define V_SCLK                          (V_OSCK >> 1)
34
35 #define CONFIG_MISC_INIT_R
36
37 #define CONFIG_CMDLINE_TAG              /* enable passing of ATAGs */
38 #define CONFIG_SETUP_MEMORY_TAGS
39 #define CONFIG_INITRD_TAG
40 #define CONFIG_REVISION_TAG
41
42 /* Size of malloc() pool */
43 #define CONFIG_SYS_MALLOC_LEN           (1024*1024)
44
45 /* Hardware drivers */
46
47 /* NS16550 Configuration */
48 #define CONFIG_SYS_NS16550_SERIAL
49 #define CONFIG_SYS_NS16550_REG_SIZE     (-4)
50 #define CONFIG_SYS_NS16550_CLK          48000000 /* 48MHz (APLL96/2) */
51
52 /* select serial console configuration */
53 #define CONFIG_CONS_INDEX               3
54 #define CONFIG_SYS_NS16550_COM3         OMAP34XX_UART3
55 #define CONFIG_SERIAL3                  3
56 #define CONFIG_SYS_BAUDRATE_TABLE       {4800, 9600, 19200, 38400, 57600,\
57                                         115200}
58
59 /* I2C */
60 #define CONFIG_SYS_I2C
61 #define CONFIG_SYS_OMAP24_I2C_SPEED     100000
62 #define CONFIG_SYS_OMAP24_I2C_SLAVE     1
63  
64
65 /* EEPROM */
66 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  2
67 #define CONFIG_SYS_EEPROM_BUS_NUM       1
68
69 /* TWL4030 */
70 #define CONFIG_TWL4030_LED
71
72 /* Board NAND Info */
73 #define CONFIG_MTD_DEVICE               /* needed for mtdparts commands */
74 #define MTDIDS_DEFAULT                  "nand0=omap2-nand.0"
75 #define MTDPARTS_DEFAULT                "mtdparts=omap2-nand.0:" \
76                                                 "128k(SPL)," \
77                                                 "1m(u-boot)," \
78                                                 "384k(u-boot-env1)," \
79                                                 "1152k(mtdoops)," \
80                                                 "384k(u-boot-env2)," \
81                                                 "5m(kernel)," \
82                                                 "2m(fdt)," \
83                                                 "-(ubi)"
84
85 #define CONFIG_SYS_NAND_ADDR            NAND_BASE       /* physical address */
86                                                         /* to access nand */
87 #define CONFIG_SYS_NAND_BASE            NAND_BASE       /* physical address */
88                                                         /* to access nand at */
89                                                         /* CS0 */
90 #define CONFIG_SYS_MAX_NAND_DEVICE      1               /* Max number of NAND */
91                                                         /* devices */
92 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
93 #define CONFIG_SYS_NAND_MAX_ECCPOS      56
94
95 /* needed for ubi */
96 #define CONFIG_MTD_DEVICE       /* needed for mtdparts commands */
97 #define CONFIG_MTD_PARTITIONS
98
99 /* Environment information (this is the common part) */
100
101
102 /* hang() the board on panic() */
103 #define CONFIG_PANIC_HANG
104
105 /* environment placement (for NAND), is different for FLASHCARD but does not
106  * harm there */
107 #define CONFIG_ENV_OFFSET               0x120000    /* env start */
108 #define CONFIG_ENV_OFFSET_REDUND        0x2A0000    /* redundant env start */
109 #define CONFIG_ENV_SIZE                 (16 << 10)  /* use 16KiB for env */
110 #define CONFIG_ENV_RANGE                (384 << 10) /* allow badblocks in env */
111
112 /* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
113  * value can not be used here! */
114 #define CONFIG_LOADADDR         0x82000000
115
116 #define CONFIG_COMMON_ENV_SETTINGS \
117         "console=ttyO2,115200n8\0" \
118         "mmcdev=0\0" \
119         "vram=3M\0" \
120         "defaultdisplay=lcd\0" \
121         "kernelopts=mtdoops.mtddev=3\0" \
122         "mtdparts=" MTDPARTS_DEFAULT "\0" \
123         "mtdids=" MTDIDS_DEFAULT "\0" \
124         "commonargs=" \
125                 "setenv bootargs console=${console} " \
126                 "${mtdparts} " \
127                 "${kernelopts} " \
128                 "vt.global_cursor_default=0 " \
129                 "vram=${vram} " \
130                 "omapdss.def_disp=${defaultdisplay}\0"
131
132 #define CONFIG_BOOTCOMMAND "run autoboot"
133
134 /* specific environment settings for different use cases
135  * FLASHCARD: used to run a rdimage from sdcard to program the device
136  * 'NORMAL': used to boot kernel from sdcard, nand, ...
137  *
138  * The main aim for the FLASHCARD skin is to have an embedded environment
139  * which will not be influenced by any data already on the device.
140  */
141 #ifdef CONFIG_FLASHCARD
142 /* the rdaddr is 16 MiB before the loadaddr */
143 #define CONFIG_ENV_RDADDR       "rdaddr=0x81000000\0"
144
145 #define CONFIG_EXTRA_ENV_SETTINGS \
146         CONFIG_COMMON_ENV_SETTINGS \
147         CONFIG_ENV_RDADDR \
148         "autoboot=" \
149         "run commonargs; " \
150         "setenv bootargs ${bootargs} " \
151                 "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
152                 "rdinit=/sbin/init; " \
153         "mmc dev ${mmcdev}; mmc rescan; " \
154         "fatload mmc ${mmcdev} ${loadaddr} uImage; " \
155         "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
156         "bootm ${loadaddr} ${rdaddr}\0"
157
158 #else /* CONFIG_FLASHCARD */
159
160 #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
161
162 #define CONFIG_EXTRA_ENV_SETTINGS \
163         CONFIG_COMMON_ENV_SETTINGS \
164         "mmcargs=" \
165                 "run commonargs; " \
166                 "setenv bootargs ${bootargs} " \
167                 "root=/dev/mmcblk0p2 " \
168                 "rootwait " \
169                 "rw\0" \
170         "nandargs=" \
171                 "run commonargs; " \
172                 "setenv bootargs ${bootargs} " \
173                 "root=ubi0:root " \
174                 "ubi.mtd=7 " \
175                 "rootfstype=ubifs " \
176                 "ro\0" \
177         "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
178         "bootscript=echo Running bootscript from mmc ...; " \
179                 "source ${loadaddr}\0" \
180         "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
181         "mmcboot=echo Booting from mmc ...; " \
182                 "run mmcargs; " \
183                 "bootm ${loadaddr}\0" \
184         "loaduimage_ubi=ubi part ubi; " \
185                 "ubifsmount ubi:root; " \
186                 "ubifsload ${loadaddr} /boot/uImage\0" \
187         "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
188         "nandboot=echo Booting from nand ...; " \
189                 "run nandargs; " \
190                 "run loaduimage_nand; " \
191                 "bootm ${loadaddr}\0" \
192         "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
193                         "if run loadbootscript; then " \
194                                 "run bootscript; " \
195                         "else " \
196                                 "if run loaduimage; then " \
197                                         "run mmcboot; " \
198                                 "else run nandboot; " \
199                                 "fi; " \
200                         "fi; " \
201                 "else run nandboot; fi\0"
202
203 #endif /* CONFIG_FLASHCARD */
204
205 /* Miscellaneous configurable options */
206 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
207 #define CONFIG_CMDLINE_EDITING          /* enable cmdline history */
208 #define CONFIG_AUTO_COMPLETE
209 #define CONFIG_SYS_CBSIZE               512     /* Console I/O Buffer Size */
210
211 #define CONFIG_SYS_MEMTEST_START        (OMAP34XX_SDRC_CS0 + 0x00000000)
212 #define CONFIG_SYS_MEMTEST_END          (CONFIG_SYS_MEMTEST_START + \
213                                         0x07000000) /* 112 MB */
214
215 #define CONFIG_SYS_LOAD_ADDR            (OMAP34XX_SDRC_CS0 + 0x02000000)
216
217 /*
218  * OMAP3 has 12 GP timers, they can be driven by the system clock
219  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
220  * This rate is divided by a local divisor.
221  */
222 #define CONFIG_SYS_TIMERBASE            (OMAP34XX_GPT2)
223 #define CONFIG_SYS_PTV                  2 /* Divisor: 2^(PTV+1) => 8 */
224
225 /*  Physical Memory Map  */
226 #define CONFIG_NR_DRAM_BANKS            2 /* CS1 may or may not be populated */
227 #define PHYS_SDRAM_1                    OMAP34XX_SDRC_CS0
228 #define PHYS_SDRAM_2                    OMAP34XX_SDRC_CS1
229
230 /* NAND and environment organization  */
231 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 2 sectors */
232
233 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
234 #define CONFIG_SYS_INIT_RAM_ADDR        0x4020f800
235 #define CONFIG_SYS_INIT_RAM_SIZE        0x800
236 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
237                                                 CONFIG_SYS_INIT_RAM_SIZE - \
238                                                 GENERATED_GBL_DATA_SIZE)
239
240 /* SRAM config */
241 #define CONFIG_SYS_SRAM_START           0x40200000
242 #define CONFIG_SYS_SRAM_SIZE            0x10000
243
244 /* Defines for SPL */
245 #define CONFIG_SPL_FRAMEWORK
246
247 #define CONFIG_SPL_NAND_BASE
248 #define CONFIG_SPL_NAND_DRIVERS
249 #define CONFIG_SPL_NAND_ECC
250 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME        "u-boot.img"
251 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION     1
252
253 #define CONFIG_SPL_TEXT_BASE            0x40200000 /*CONFIG_SYS_SRAM_START*/
254 #define CONFIG_SPL_MAX_SIZE             (SRAM_SCRATCH_SPACE_ADDR - \
255                                          CONFIG_SPL_TEXT_BASE)
256
257 #define CONFIG_SPL_BSS_START_ADDR       0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
258 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
259
260 /* NAND boot config */
261 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
262 #define CONFIG_SYS_NAND_PAGE_COUNT      64
263 #define CONFIG_SYS_NAND_PAGE_SIZE       2048
264 #define CONFIG_SYS_NAND_OOBSIZE         64
265 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128*1024)
266 #define CONFIG_SYS_NAND_BAD_BLOCK_POS   NAND_LARGE_BADBLOCK_POS
267 #define CONFIG_SYS_NAND_ECCPOS          {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
268                                          13, 14, 16, 17, 18, 19, 20, 21, 22, \
269                                          23, 24, 25, 26, 27, 28, 30, 31, 32, \
270                                          33, 34, 35, 36, 37, 38, 39, 40, 41, \
271                                          42, 44, 45, 46, 47, 48, 49, 50, 51, \
272                                          52, 53, 54, 55, 56}
273
274 #define CONFIG_SYS_NAND_ECCSIZE         512
275 #define CONFIG_SYS_NAND_ECCBYTES        13
276 #define CONFIG_NAND_OMAP_ECCSCHEME      OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
277
278 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
279
280 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0x20000
281 #define CONFIG_SYS_NAND_U_BOOT_SIZE     0x100000
282
283 #define CONFIG_SYS_SPL_MALLOC_START     0x80208000
284 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000        /* 1 MB */
285
286 #define CONFIG_SYS_ALT_MEMTEST
287 #define CONFIG_SYS_MEMTEST_SCRATCH      0x81000000
288 #endif /* __CONFIG_H */