2 * (C) Copyright 2006-2008
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
8 * Corscience GmbH & Co. KG
9 * Thomas Weber <weber@corscience.de>
11 * Configuration settings for the Tricorder board.
13 * SPDX-License-Identifier: GPL-2.0+
19 /* High Level Configuration Options */
20 #define CONFIG_SYS_THUMB_BUILD
21 #define CONFIG_OMAP /* in a TI OMAP core */
22 #define CONFIG_OMAP_COMMON
23 /* Common ARM Erratas */
24 #define CONFIG_ARM_ERRATA_454179
25 #define CONFIG_ARM_ERRATA_430973
26 #define CONFIG_ARM_ERRATA_621766
28 #define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER
30 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
31 * 64 bytes before this address should be set aside for u-boot.img's
32 * header. That is 0x800FFFC0--0x80100000 should not be used for any
35 #define CONFIG_SYS_TEXT_BASE 0x80100000
37 #define CONFIG_SDRC /* The chip has SDRC controller */
39 #include <asm/arch/cpu.h> /* get chip and board defs */
40 #include <asm/arch/omap.h>
43 /* Display CPU and Board information */
44 #define CONFIG_DISPLAY_CPUINFO
45 #define CONFIG_DISPLAY_BOARDINFO
47 #define CONFIG_SILENT_CONSOLE
48 #define CONFIG_ZERO_BOOTDELAY_CHECK
51 #define V_OSCK 26000000 /* Clock output from T2 */
52 #define V_SCLK (V_OSCK >> 1)
54 #define CONFIG_MISC_INIT_R
56 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
57 #define CONFIG_SETUP_MEMORY_TAGS
58 #define CONFIG_INITRD_TAG
59 #define CONFIG_REVISION_TAG
61 #define CONFIG_OF_LIBFDT
63 /* Size of malloc() pool */
64 #define CONFIG_SYS_MALLOC_LEN (1024*1024)
66 /* Hardware drivers */
69 #define CONFIG_OMAP_GPIO
72 #define CONFIG_OMAP3_GPIO_2 /* GPIO32..63 are in GPIO bank 2 */
75 #define CONFIG_STATUS_LED
76 #define CONFIG_BOARD_SPECIFIC_LED
77 #define CONFIG_CMD_LED /* LED command */
78 #define STATUS_LED_BIT (1 << 0)
79 #define STATUS_LED_STATE STATUS_LED_ON
80 #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
81 #define STATUS_LED_BIT1 (1 << 1)
82 #define STATUS_LED_STATE1 STATUS_LED_ON
83 #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
84 #define STATUS_LED_BIT2 (1 << 2)
85 #define STATUS_LED_STATE2 STATUS_LED_ON
86 #define STATUS_LED_PERIOD2 (CONFIG_SYS_HZ / 2)
88 /* NS16550 Configuration */
89 #define CONFIG_SYS_NS16550
90 #define CONFIG_SYS_NS16550_SERIAL
91 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
92 #define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
94 /* select serial console configuration */
95 #define CONFIG_CONS_INDEX 3
96 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
97 #define CONFIG_SERIAL3 3
98 #define CONFIG_BAUDRATE 115200
99 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
103 #define CONFIG_GENERIC_MMC
105 #define CONFIG_OMAP_HSMMC
106 #define CONFIG_DOS_PARTITION
109 #define CONFIG_SYS_I2C
110 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000
111 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1
112 #define CONFIG_SYS_I2C_OMAP34XX
116 #define CONFIG_SYS_I2C_MULTI_EEPROMS
117 #define CONFIG_CMD_EEPROM
118 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
119 #define CONFIG_SYS_EEPROM_BUS_NUM 1
122 #define CONFIG_TWL4030_POWER
123 #define CONFIG_TWL4030_LED
125 /* Board NAND Info */
126 #define CONFIG_SYS_NO_FLASH /* no NOR flash */
127 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
128 #define MTDIDS_DEFAULT "nand0=omap2-nand.0"
129 #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \
132 "384k(u-boot-env1)," \
134 "384k(u-boot-env2)," \
139 #define CONFIG_NAND_OMAP_GPMC
140 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
142 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
143 /* to access nand at */
145 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
148 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
149 #define CONFIG_SYS_NAND_MAX_ECCPOS 56
151 /* commands to include */
152 #define CONFIG_CMD_EXT2 /* EXT2 Support */
153 #define CONFIG_CMD_FAT /* FAT support */
154 #define CONFIG_CMD_I2C /* I2C serial bus support */
155 #define CONFIG_CMD_MMC /* MMC support */
156 #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
157 #define CONFIG_CMD_NAND /* NAND support */
158 #define CONFIG_CMD_NAND_LOCK_UNLOCK /* nand (un)lock commands */
159 #define CONFIG_CMD_UBI /* UBI commands */
160 #define CONFIG_CMD_UBIFS /* UBIFS commands */
161 #define CONFIG_LZO /* LZO is needed for UBIFS */
163 #undef CONFIG_CMD_JFFS2 /* JFFS2 Support */
166 #define CONFIG_RBTREE
167 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
168 #define CONFIG_MTD_PARTITIONS
170 /* Environment information (this is the common part) */
172 #define CONFIG_BOOTDELAY 0
174 /* hang() the board on panic() */
175 #define CONFIG_PANIC_HANG
177 /* environment placement (for NAND), is different for FLASHCARD but does not
179 #define CONFIG_ENV_OFFSET 0x120000 /* env start */
180 #define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */
181 #define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */
182 #define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */
184 /* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
185 * value can not be used here! */
186 #define CONFIG_LOADADDR 0x82000000
188 #define CONFIG_COMMON_ENV_SETTINGS \
189 "console=ttyO2,115200n8\0" \
192 "defaultdisplay=lcd\0" \
193 "kernelopts=mtdoops.mtddev=3\0" \
194 "mtdparts=" MTDPARTS_DEFAULT "\0" \
195 "mtdids=" MTDIDS_DEFAULT "\0" \
197 "setenv bootargs console=${console} " \
200 "vt.global_cursor_default=0 " \
202 "omapdss.def_disp=${defaultdisplay}\0"
204 #define CONFIG_BOOTCOMMAND "run autoboot"
206 /* specific environment settings for different use cases
207 * FLASHCARD: used to run a rdimage from sdcard to program the device
208 * 'NORMAL': used to boot kernel from sdcard, nand, ...
210 * The main aim for the FLASHCARD skin is to have an embedded environment
211 * which will not be influenced by any data already on the device.
213 #ifdef CONFIG_FLASHCARD
215 #define CONFIG_ENV_IS_NOWHERE
217 /* the rdaddr is 16 MiB before the loadaddr */
218 #define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0"
220 #define CONFIG_EXTRA_ENV_SETTINGS \
221 CONFIG_COMMON_ENV_SETTINGS \
225 "setenv bootargs ${bootargs} " \
226 "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
227 "rdinit=/sbin/init; " \
228 "mmc dev ${mmcdev}; mmc rescan; " \
229 "fatload mmc ${mmcdev} ${loadaddr} uImage; " \
230 "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
231 "bootm ${loadaddr} ${rdaddr}\0"
233 #else /* CONFIG_FLASHCARD */
235 #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
237 #define CONFIG_ENV_IS_IN_NAND
239 #define CONFIG_EXTRA_ENV_SETTINGS \
240 CONFIG_COMMON_ENV_SETTINGS \
243 "setenv bootargs ${bootargs} " \
244 "root=/dev/mmcblk0p2 " \
249 "setenv bootargs ${bootargs} " \
252 "rootfstype=ubifs " \
254 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
255 "bootscript=echo Running bootscript from mmc ...; " \
256 "source ${loadaddr}\0" \
257 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
258 "mmcboot=echo Booting from mmc ...; " \
260 "bootm ${loadaddr}\0" \
261 "loaduimage_ubi=ubi part ubi; " \
262 "ubifsmount ubi:root; " \
263 "ubifsload ${loadaddr} /boot/uImage\0" \
264 "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
265 "nandboot=echo Booting from nand ...; " \
267 "run loaduimage_nand; " \
268 "bootm ${loadaddr}\0" \
269 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
270 "if run loadbootscript; then " \
273 "if run loaduimage; then " \
275 "else run nandboot; " \
278 "else run nandboot; fi\0"
280 #endif /* CONFIG_FLASHCARD */
282 /* Miscellaneous configurable options */
283 #define CONFIG_SYS_LONGHELP /* undef to save memory */
284 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
285 #define CONFIG_CMDLINE_EDITING /* enable cmdline history */
286 #define CONFIG_AUTO_COMPLETE
287 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
288 /* Print Buffer Size */
289 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
290 sizeof(CONFIG_SYS_PROMPT) + 16)
291 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
293 /* Boot Argument Buffer Size */
294 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
296 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000)
297 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
298 0x07000000) /* 112 MB */
300 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000)
303 * OMAP3 has 12 GP timers, they can be driven by the system clock
304 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
305 * This rate is divided by a local divisor.
307 #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
308 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
310 /* Physical Memory Map */
311 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
312 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
313 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
315 /* NAND and environment organization */
316 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
318 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
319 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
320 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
321 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
322 CONFIG_SYS_INIT_RAM_SIZE - \
323 GENERATED_GBL_DATA_SIZE)
326 #define CONFIG_SYS_SRAM_START 0x40200000
327 #define CONFIG_SYS_SRAM_SIZE 0x10000
329 /* Defines for SPL */
330 #define CONFIG_SPL_FRAMEWORK
331 #define CONFIG_SPL_NAND_SIMPLE
333 #define CONFIG_SPL_BOARD_INIT
334 #define CONFIG_SPL_GPIO_SUPPORT
335 #define CONFIG_SPL_LIBCOMMON_SUPPORT
336 #define CONFIG_SPL_LIBDISK_SUPPORT
337 #define CONFIG_SPL_I2C_SUPPORT
338 #define CONFIG_SPL_LIBGENERIC_SUPPORT
339 #define CONFIG_SPL_SERIAL_SUPPORT
340 #define CONFIG_SPL_POWER_SUPPORT
341 #define CONFIG_SPL_NAND_SUPPORT
342 #define CONFIG_SPL_NAND_BASE
343 #define CONFIG_SPL_NAND_DRIVERS
344 #define CONFIG_SPL_NAND_ECC
345 #define CONFIG_SPL_MMC_SUPPORT
346 #define CONFIG_SPL_FAT_SUPPORT
347 #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
348 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
349 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
350 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
352 #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
353 #define CONFIG_SPL_MAX_SIZE (57 * 1024) /* 7 KB for stack */
355 #define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
356 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
358 /* NAND boot config */
359 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
360 #define CONFIG_SYS_NAND_PAGE_COUNT 64
361 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
362 #define CONFIG_SYS_NAND_OOBSIZE 64
363 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
364 #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
365 #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
366 13, 14, 16, 17, 18, 19, 20, 21, 22, \
367 23, 24, 25, 26, 27, 28, 30, 31, 32, \
368 33, 34, 35, 36, 37, 38, 39, 40, 41, \
369 42, 44, 45, 46, 47, 48, 49, 50, 51, \
372 #define CONFIG_SYS_NAND_ECCSIZE 512
373 #define CONFIG_SYS_NAND_ECCBYTES 13
374 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
376 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
378 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
379 #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000
381 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
382 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
384 #define CONFIG_SYS_ALT_MEMTEST
385 #define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000
386 #endif /* __CONFIG_H */