6e869462f1e6e9ea5cfc94c84c7faf7c1771b919
[platform/kernel/u-boot.git] / include / configs / taurus.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Common board functions for Siemens TAURUS (AT91SAM9G20) based boards
4  * (C) Copyright 2013 Siemens AG
5  *
6  * Based on:
7  * U-Boot file: include/configs/at91sam9260ek.h
8  *
9  * (C) Copyright 2007-2008
10  * Stelian Pop <stelian@popies.net>
11  * Lead Tech Design <www.leadtechdesign.com>
12  */
13
14 #ifndef __CONFIG_H
15 #define __CONFIG_H
16
17 /*
18  * SoC must be defined first, before hardware.h is included.
19  * In this case SoC is defined in boards.cfg.
20  */
21 #include <asm/hardware.h>
22 #include <linux/sizes.h>
23
24 /*
25  * Warning: changing CONFIG_SYS_TEXT_BASE requires
26  * adapting the initial boot program.
27  * Since the linker has to swallow that define, we must use a pure
28  * hex number here!
29  */
30
31 /* ARM asynchronous clock */
32 #define CONFIG_SYS_AT91_SLOW_CLOCK      32768           /* slow clock xtal */
33 #define CONFIG_SYS_AT91_MAIN_CLOCK      18432000        /* main clock xtal */
34
35 /* Misc CPU related */
36 #define CONFIG_CMDLINE_TAG              /* enable passing of ATAGs */
37 #define CONFIG_SETUP_MEMORY_TAGS
38 #define CONFIG_INITRD_TAG
39
40 #define CONFIG_SKIP_LOWLEVEL_INIT_ONLY
41
42 /* general purpose I/O */
43 #define CONFIG_ATMEL_LEGACY             /* required until (g)pio is fixed */
44 #define CONFIG_AT91_GPIO_PULLUP 1       /* keep pullups on peripheral pins */
45
46 #define CONFIG_USART_BASE               ATMEL_BASE_DBGU
47 #define CONFIG_USART_ID                 ATMEL_ID_SYS
48
49 /*
50  * SDRAM: 1 bank, min 32, max 128 MB
51  * Initialized before u-boot gets started.
52  */
53 #define CONFIG_SYS_SDRAM_BASE           ATMEL_BASE_CS1
54 #define CONFIG_SYS_SDRAM_SIZE           (128 * SZ_1M)
55
56 /*
57  * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM,
58  * leaving the correct space for initial global data structure above
59  * that address while providing maximum stack area below.
60  */
61 #define CONFIG_SYS_INIT_SP_ADDR \
62         (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
63
64 /* NAND flash */
65 #ifdef CONFIG_CMD_NAND
66 #define CONFIG_SYS_MAX_NAND_DEVICE      1
67 #define CONFIG_SYS_NAND_BASE            ATMEL_BASE_CS3
68 #define CONFIG_SYS_NAND_DBW_8
69 #define CONFIG_SYS_NAND_MASK_ALE        (1 << 21)
70 #define CONFIG_SYS_NAND_MASK_CLE        (1 << 22)
71 #define CONFIG_SYS_NAND_ENABLE_PIN      AT91_PIN_PC14
72 #define CONFIG_SYS_NAND_READY_PIN       AT91_PIN_PC13
73 #endif
74
75 /* Ethernet */
76 #define CONFIG_MACB
77 #define CONFIG_RMII
78 #define CONFIG_AT91_WANTS_COMMON_PHY
79
80 /* USB */
81 #if defined(CONFIG_BOARD_TAURUS)
82 #define CONFIG_USB_ATMEL
83 #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
84 #define CONFIG_USB_OHCI_NEW
85 #define CONFIG_SYS_USB_OHCI_CPU_INIT
86 #define CONFIG_SYS_USB_OHCI_REGS_BASE           0x00500000
87 #define CONFIG_SYS_USB_OHCI_SLOT_NAME           "at91sam9260"
88 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS      2
89
90 /* USB DFU support */
91
92 #define CONFIG_USB_GADGET_AT91
93
94 /* DFU class support */
95 #define DFU_MANIFEST_POLL_TIMEOUT       25000
96 #endif
97
98 /* SPI EEPROM */
99 #define TAURUS_SPI_MASK (1 << 4)
100
101 #if defined(CONFIG_SPL_BUILD)
102 /* SPL related */
103 #endif
104
105 /* load address */
106 #define CONFIG_SYS_LOAD_ADDR                    0x22000000
107
108 /* bootstrap in spi flash , u-boot + env + linux in nandflash */
109
110 #ifndef CONFIG_SPL_BUILD
111 #if defined(CONFIG_BOARD_AXM)
112 #define CONFIG_EXTRA_ENV_SETTINGS \
113         "addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}:" \
114                 "${gatewayip}:${netmask}:${hostname}:${netdev}::off\0" \
115         "addtest=setenv bootargs ${bootargs} loglevel=4 test\0" \
116         "boot_file=setenv bootfile /${project_dir}/kernel/uImage\0" \
117         "boot_retries=0\0" \
118         "ethact=macb0\0" \
119         "flash_nfs=run nand_kernel;run nfsargs;run addip;" \
120                 "upgrade_available;bootm ${kernel_ram};reset\0" \
121         "flash_self=run nand_kernel;run setbootargs;upgrade_available;" \
122                 "bootm ${kernel_ram};reset\0" \
123         "flash_self_test=run nand_kernel;run setbootargs addtest;" \
124                 "upgrade_available;bootm ${kernel_ram};reset\0" \
125         "hostname=systemone\0" \
126         "kernel_Off=0x00200000\0" \
127         "kernel_Off_fallback=0x03800000\0" \
128         "kernel_ram=0x21500000\0" \
129         "kernel_size=0x00400000\0" \
130         "kernel_size_fallback=0x00400000\0" \
131         "loads_echo=1\0" \
132         "nand_kernel=nand read.e ${kernel_ram} ${kernel_Off} " \
133                 "${kernel_size}\0" \
134         "net_nfs=run boot_file;tftp ${kernel_ram} ${bootfile};" \
135                 "run nfsargs;run addip;upgrade_available;" \
136                 "bootm ${kernel_ram};reset\0" \
137         "netdev=eth0\0" \
138         "nfsargs=run root_path;setenv bootargs ${bootargs} root=/dev/nfs " \
139                 "rw nfsroot=${serverip}:${rootpath} " \
140                 "at91sam9_wdt.wdt_timeout=16\0" \
141         "partitionset_active=A\0" \
142         "preboot=echo;echo Type 'run flash_self' to use kernel and root " \
143                 "filesystem on memory;echo Type 'run flash_nfs' to use " \
144                 "kernel from memory and root filesystem over NFS;echo Type " \
145                 "'run net_nfs' to get Kernel over TFTP and mount root " \
146                 "filesystem over NFS;echo\0" \
147         "project_dir=systemone\0" \
148         "root_path=setenv rootpath /home/projects/${project_dir}/rootfs\0" \
149         "rootfs=/dev/mtdblock5\0" \
150         "rootfs_fallback=/dev/mtdblock7\0" \
151         "setbootargs=setenv bootargs ${bootargs} console=ttyMTD,mtdoops " \
152                 "root=${rootfs} rootfstype=jffs2 panic=7 " \
153                 "at91sam9_wdt.wdt_timeout=16\0" \
154         "stderr=serial\0" \
155         "stdin=serial\0" \
156         "stdout=serial\0" \
157         "upgrade_available=0\0"
158 #endif
159 #endif /* #ifndef CONFIG_SPL_BUILD */
160 /*
161  * Size of malloc() pool
162  */
163 #define CONFIG_SYS_MALLOC_LEN \
164         ROUND(3 * CONFIG_ENV_SIZE + SZ_4M, 0x1000)
165
166 /* Defines for SPL */
167 #define CONFIG_SPL_MAX_SIZE             (31 * SZ_512)
168 #define CONFIG_SPL_STACK                (ATMEL_BASE_SRAM1 + SZ_16K)
169 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE - \
170                                         CONFIG_SYS_MALLOC_LEN)
171 #define CONFIG_SYS_SPL_MALLOC_SIZE      CONFIG_SYS_MALLOC_LEN
172
173 #define CONFIG_SPL_BSS_START_ADDR       CONFIG_SPL_MAX_SIZE
174 #define CONFIG_SPL_BSS_MAX_SIZE         (3 * SZ_512)
175
176 #define CONFIG_SYS_NAND_ENABLE_PIN_SPL  (2*32 + 14)
177 #define CONFIG_SYS_USE_NANDFLASH        1
178 #define CONFIG_SPL_NAND_RAW_ONLY
179 #define CONFIG_SPL_NAND_SOFTECC
180 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0x20000
181 #define CONFIG_SYS_NAND_U_BOOT_SIZE     SZ_512K
182 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
183 #define CONFIG_SYS_NAND_U_BOOT_DST      CONFIG_SYS_TEXT_BASE
184 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
185
186 #define CONFIG_SYS_NAND_SIZE            (256 * SZ_1M)
187 #define CONFIG_SYS_NAND_PAGE_SIZE       SZ_2K
188 #define CONFIG_SYS_NAND_BLOCK_SIZE      (SZ_128K)
189 #define CONFIG_SYS_NAND_PAGE_COUNT      (CONFIG_SYS_NAND_BLOCK_SIZE / \
190                                          CONFIG_SYS_NAND_PAGE_SIZE)
191 #define CONFIG_SYS_NAND_BAD_BLOCK_POS   NAND_LARGE_BADBLOCK_POS
192 #define CONFIG_SYS_NAND_ECCSIZE         256
193 #define CONFIG_SYS_NAND_ECCBYTES        3
194 #define CONFIG_SYS_NAND_OOBSIZE         64
195 #define CONFIG_SYS_NAND_ECCPOS          { 40, 41, 42, 43, 44, 45, 46, 47, \
196                                           48, 49, 50, 51, 52, 53, 54, 55, \
197                                           56, 57, 58, 59, 60, 61, 62, 63, }
198
199 #define CONFIG_SPL_ATMEL_SIZE
200 #define CONFIG_SYS_MASTER_CLOCK         132096000
201 #define AT91_PLL_LOCK_TIMEOUT           1000000
202 #define CONFIG_SYS_AT91_PLLA            0x202A3F01
203 #define CONFIG_SYS_MCKR                 0x1300
204 #define CONFIG_SYS_MCKR_CSS             (0x02 | CONFIG_SYS_MCKR)
205 #define CONFIG_SYS_AT91_PLLB            0x10193F05
206
207 #define CONFIG_SPL_PAD_TO               CONFIG_SYS_NAND_U_BOOT_OFFS
208 #define CONFIG_SYS_SPL_LEN              CONFIG_SPL_PAD_TO
209
210 #endif